

EN 3030

# **CIRCUITS AND SYSTEMS DESIGN**

# FPGA BASED PROCESSOR IMPLEMENTATION

Group Members : Supervisor :

K.G. Abeywardena 160005C Dr. Jayathu Samarawickrama

H.L.S.H. Jayasundara 160243D G.K.S.R. Karunasena 160285G S.K. Sumanthiran 160616B

#### **Abstract**

The following project was implemented to down sample any given image by a factor of two using any programmable logic device by relevant Hardware Description Language, using any method which seems suitable and analyse the error probability. As per the requirement, the architecture we implemented can only down sample any colour or grayscale image by a factor of two.

# Contents

| 1. | ı   | Intro | odu  | ction                       | 5  |
|----|-----|-------|------|-----------------------------|----|
|    | 1.1 |       | Cen  | tral Processing Unit        | 5  |
|    | 1.2 | 2     | Mic  | roprocessor                 | 5  |
| 2. | ı   | Prok  | olen | n Statement                 | 6  |
| 3. | ı   | Prop  | ose  | ed Solution                 | 7  |
| 4. | ı   | Insti | ruct | ion Set Architecture (ISA)  | 9  |
|    | 4.1 |       | Ove  | erview                      | 9  |
|    | 4.2 | 2     | Dat  | apath                       | 10 |
|    | 4.3 | 3     | Inst | ruction Set                 | 11 |
|    | 4.4 |       | Pro  | cess Cycle                  | 15 |
|    | 2   | 4.4.1 | 1    | Fetch Instructions          | 15 |
|    | 4   | 4.4.2 | 2    | Decode Instructions         | 15 |
|    | 4   | 4.4.3 | 3    | Execute Instruction         | 15 |
|    | 4.5 | ;     | Stat | te Diagram                  | 18 |
| 5. | /   | Algo  | rith | ım                          | 19 |
|    | 5.1 | Filt  | erir | ng Algorithm                | 19 |
|    | 5.2 | Do    | wn   | Sampling Algorithm          | 20 |
|    | 5.3 | Pse   | eudo | o Code                      | 20 |
|    | 5.4 | Ass   | sem  | bly Code for the algorithm  | 22 |
| 6. | ı   | Mod   | dule | rs                          | 26 |
|    | 6.1 |       | Reg  | isters                      | 26 |
|    | 6.2 | 2     | Arit | hmetic and Logic Unit (ALU) | 26 |
|    | 6.3 |       | Con  | troller (State Machine)     | 27 |
|    | 6.4 | Pro   | oces | ssor                        | 29 |
|    | 6.4 | ļ     | RTL  | View of the processor       | 31 |
|    | 6.5 | Ме    | mo   | ry Modules                  | 32 |
|    | 6   | 6.4.1 | 1    | DRAM                        | 32 |
|    | 6   | 6.4.2 | 2    | IRAM                        | 32 |
|    | 6   | 6.4.3 | 3    | CRAM                        | 33 |
|    | 6.5 | ;     | Тор  | Module                      | 34 |
|    | 6.6 | ,     | RTL  | View of the Top Module      | 35 |
| 7. | ٦   | Test  | ing  | and Simulations             | 36 |

| 8. | Err           | or Detection                                                                                               | 37  |
|----|---------------|------------------------------------------------------------------------------------------------------------|-----|
| 9. | Ap            | pendixes                                                                                                   | 40  |
|    | 9.1<br>instru | Appendix 1: Python code for creating memory initializing files, encoding data, ctions and constant memory  | 40  |
|    | 9.2<br>image  | Appendix 2: Python code for getting the data, decoding the image, displaying the and calculating the error | 50  |
|    | 9.3           | Appendix 3 : Verilog code for PC register                                                                  | 53  |
|    | 9.5           | Appendix 4 : Verilog code for IR register                                                                  | 54  |
|    | 9.6           | Appendix 5 : Verilog code for MAR register                                                                 | 55  |
|    | 9.7           | Appendix 6 : Verilog code for SOR register                                                                 | 56  |
|    | 9.8           | Appendix 7 : Verilog code for DSTR register                                                                | 57  |
|    | 9.9           | Appendix 8 : Verilog code for COUN register                                                                | 58  |
|    | 9.10          | Appendix 9 : Verilog code for AC register                                                                  | 59  |
|    | 9.11          | Appendix 10 : Verilog code for R1 register                                                                 | 60  |
|    | 9.12          | Appendix 11 : Verilog code for R2 register                                                                 | 61  |
|    | 9.13          | Appendix 12 : Verilog code for R3 register                                                                 | 62  |
|    | 9.14          | Appendix 13 : Verilog code for ALU                                                                         | 63  |
|    | 9.15          | Appendix 14 : Verilog code for Controller                                                                  | 66  |
|    | 9.16          | Appendix 15 : Verilog code for Top Processor                                                               | 93  |
|    | 9.17          | Appendix 16 : Verilog code for DRAM                                                                        | 100 |
|    | 9.18          | Appendix 17 : Verilog code for IRAM                                                                        | 102 |
|    | 9.19          | Appendix 18: Verilog code for CRAM                                                                         | 106 |

#### 1. Introduction

The goal of this project is to design a microprocessor for a specified task and the Central Processing Unit (CPU) structure, while simulating it using a Hardware Description Language (HDL) such as Verilog and to implement the given task using a programmable logic device, preferably a Field Programmable Gate Arrays (FPGA). This report contains documents regarding the structure of the microprocessor and CPU design, the Verilog codes used to configure it and finally the physical configuration of the hardware.

#### 1.1 Central Processing Unit

Central Processing Unit (CPU) widely considered as the brain of any computer device, is the place where all the instructions are carried out by performing logical operations, arithmetic operations, control operations and input/output operations. Hence, as explained above, CPU contains of two main components, the processor and the control unit while having a memory component and I/O components connecting to the CPU separately.



Figure 1.1.1 – Structure of the CPU

#### 1.2 Microprocessor

Microprocessor can be considered as the most important part when it comes to a CPU. It is responsible for processing a unique set of instructions and processes. Its design is responsible to carry out logical and arithmetic operations. Microprocessors consists of many integrated circuits which holds thousands of components such as transistors etc.

Microprocessors are very important figures when it comes to modern computer designs and applications. With the high usage of microprocessors in the current market, various types of task-oriented microprocessors are available today. In this project we plan to design and implement a specific task-oriented microprocessor with maximum optimization.

#### 2. Problem Statement

In this section we look at the problem we're trying to solve using the task-oriented microprocessor and the approach for that we'll be covered in the latter section.

As simple as it may see, our task was to down-sample any given image by a factor of two using a unique architecture of our own. Even though the task was only to down-sample an image, the process was much more than that. First, the serial input of the image had to be given to the processor and save it in the main memory for later calculations. Then, after the down-sampling process, image should be resaved into the memory and then transmitted back to the user. Hence, in this section we'll discuss the problem statement under 3 main categories based on above details.

#### 1. Sending the serial encoded pixel values to the FPGA and storing process

Since data should be given in a serial manner to the FPGA, it is a must to first convert the image pixels to serial values and then transmit these bits. These transmitted bits should be saved inside the memory for further calculations in the down-sampling process.

#### 2. Down-sampling process

Before we begin the down-sampling process we should filter out the image to get rid of the high frequency components because it can cause aliasing problem. After filtering the source image, the filtered image should be resaved in the memory itself.

The filtered image should be then down sampled by a factor of two. Any method can be used for this process as explained above. After successful completion of the down sampling process, image should be saved back into the main memory.

#### 3. Transmitting the result back to the user

After the image being down sampled, the resultant image should be transmitted back to the user in order to observe the results. Since, FPGA is only capable of transmitting data under serial communication method, before transmitting the image pixel values, we must convert them to serial data as we did in the first process.

## 3. Proposed Solution

The proposed solution for the problem statements will be discussed under the same 3 categories.

#### 1. Sending the serial encoded pixel values to the FPGA and storing process

Image is transmitted to the FPGA using UART (Universal Asynchronous Receiver/Transmitter) with 50MHz clock frequency. Image is sent by byte by byte serially using 4 states. They are START, IDLE, DATA, STOP. We built a python kernel using several libraries such as pyserial to communicate with RS232 port of the FPGA via the serial cable. After the image is sent to the FPGA we are notified by a LED. Then the process is triggered by a flag which is sent from the data memory module we built

Since there were some errors when it comes to saving bits and storing them, we chose not to use the UART module and use the in-memory module for the data transfer process.

After the process is finished state of the processor is changed to the transmit state from process state. Then the UART transmitter is activated and it sends the processed down sampled image back to the computer for comparing and displaying purposes.

We can use any size of image in the architecture we're proposing, and pixel values will then be saved into the primary memory in the processor architecture. For the calculations and processing tasks in the latter sections, the values saved in these memory locations will be used.

#### 2. Down-sampling process

With the values stored in the primary memory of the CPU, we begin our processing part by filtering the image using a gaussian kernel. The filtered image values will be saved in the remaining memory slots of the main memory of the CPU. Then we begin our down-sampling process and according to the instructions that have been pre-defined by us, the processor will carry them out and finally save the down-sampled image in the main memory, overlapping the original image at the first place. The down-sampling process will be given in order to the microprocessor by us according to an Instruction Set Architecture (ISA) that is being developed uniquely to our microprocessor. Each instruction in the ISA will contain few micro instructions and they will be fetched accordingly form the Instruction Register according to the algorithm we've developed. The ISA and each registers task will be discussed later in this report.

#### 3. Transmitting the result back to the user

The down sampled image will be sent back to the user in a similar manner used in transmitting the image.

Finally, the down-sampled image from our microprocessor will be compared with down-sampled image with software-based simulations (Python- OpenCV) and the error will be calculated if there's any.

## 4. Instruction Set Architecture (ISA)

#### 4.1 Overview

As explained above, the main task of this processor is to down-sample any given image by a factor of two. In this section, we'll look at the architecture we have implemented to acquire this task and the use of all the special case and general case registers.

- PC A 10-bit Program Counter which keeps the main memory address of the next instruction to be fetched.
- IR A 32-bit Instruction Register which holds the Instructions fetched.
- MAR A 32-bit register
- AC A 32-bit Accumulator which saves the intermediate values after a computation and the pixels values to be written/ read from data memory
- **SOR** A 32-bit register which points the source location of the pixel
- **DSTR** A 32-bit register which points the destination location of the pixel.
- **COUN** A 32-bit register which is used for incrementing purposes.
- R1 A 32-bit register used for general purpose and to store constant data
- R2 A 32-bit register used for general purpose and to store constant data
- R3 A 32-bit register used for general purpose and to store constant data

# 4.2 Datapath



## **4.3 Instruction Set**

The architecture of this processor consists of 4 bit instruction codes which are shown below.

| Instr       | OP Code | Syntax        | Para                                                   |      | gist<br>(R) | Function                                                | Ins     | truc   | tion C    | ode (3    | 32 b | it)        |
|-------------|---------|---------------|--------------------------------------------------------|------|-------------|---------------------------------------------------------|---------|--------|-----------|-----------|------|------------|
| Instruction | ode     | äx            | Parameters                                             | Code | Name        |                                                         | [31:28] | J [27] | R1[26:23] | R2[22:19] |      | [0:]       |
| NOP         | 0001    |               |                                                        |      |             | No Operation                                            | OPCODE  | ×      | XXXX      | xxxx      | XXXX | XXXX       |
| RSET        | 0010    | Reg<br><- 0   |                                                        | 4    | COUN        |                                                         | OPCODE  | ×      |           | R (5bits) | XXXX | XXXX       |
|             |         |               |                                                        | 3    | DSTR        |                                                         |         |        |           |           |      |            |
|             |         |               |                                                        | 2    | SOR         |                                                         |         |        |           |           |      |            |
|             |         |               |                                                        | 1    | MAR         |                                                         |         |        |           |           |      |            |
|             |         |               |                                                        | 0    | AC          |                                                         |         |        |           |           |      |            |
| LOAD        | 0011    | AC <-<br>M[T] | J <- source                                            |      |             | Loads data from the memory with address from the source | OPCODE  | _      | XXXX      | XXXX      | XXXX | A(20 bits) |
|             |         |               | J = 0 -> T = MAR  J = 1 -> T = Instruction Address (A) | -    |             | Loads data to the AC<br>Register                        |         |        |           |           |      |            |

| STOR | 0100 | M[T]<br><- AC    | J <- source  J = 0 ->  MAR  J = 1 ->  Instruction | -  |      | Stores data to the memory with address from the source Stores data from the AC Register | OPCODE | _ | xxxx | xxxx | XXXX | A(20 bits) |
|------|------|------------------|---------------------------------------------------|----|------|-----------------------------------------------------------------------------------------|--------|---|------|------|------|------------|
| MVAR | 0101 | MAR<br><-<br>Reg | J <- source                                       | 0  | SOR  | Moves data from<br>Register to MAR                                                      | OPCODE | J | XXXX | XXXX | XXXX | XXXX       |
|      |      |                  |                                                   | 1  | DSTR |                                                                                         |        |   |      |      |      |            |
| MVAO | 0110 | Reg<br><- AC     |                                                   | 12 | MAR  | Moves data from AC to a register                                                        | OPCODE | × | R    | XXXX | XXXX | XXXX       |
|      |      |                  |                                                   | 10 | DSTR |                                                                                         | m      |   |      |      |      |            |
|      |      |                  |                                                   | 9  | SOR  |                                                                                         |        |   |      |      |      |            |
|      |      |                  |                                                   | 6  | R3   |                                                                                         |        |   |      |      |      |            |
|      |      |                  |                                                   | 5  | R2   |                                                                                         |        |   |      |      |      |            |
|      |      |                  |                                                   | 4  | R1   |                                                                                         |        |   |      |      |      |            |
| MVAI | 0111 | AC<-<br>A Bus    | J <- Bus                                          | 6  | COUN | Moves data from a register to AC                                                        | OPCODE | _ | R    | xxxx | XXXX | XXXX       |
|      |      | Reg<br>(J=0)     | J = 0 <-<br>Abus                                  | 4  | MAR  |                                                                                         |        |   |      |      |      |            |
|      |      |                  |                                                   | 2  | DSTR |                                                                                         |        |   |      |      |      |            |
|      |      |                  |                                                   | 1  | SOR  |                                                                                         |        |   |      |      |      |            |

| 1    |      | B Bus                     | J = 1 <-<br>Bbus                         | 6                        | R3        |                                                    |        |   |            |      |      |                |
|------|------|---------------------------|------------------------------------------|--------------------------|-----------|----------------------------------------------------|--------|---|------------|------|------|----------------|
|      |      | <-<br>Reg                 |                                          | 5                        | R2        |                                                    |        |   |            |      |      |                |
|      |      | (J=1)                     |                                          | 4                        | R1        |                                                    |        |   |            |      |      |                |
| INC  | 1000 | Reg<br><-<br>Reg +<br>1   |                                          | 4                        | COUNT     | Increments the register(s) by 1                    | OPCODE | × | R (4 bits) | XXXX | XXXX | xxxx           |
|      |      |                           |                                          | 3                        | DSTR      |                                                    |        |   |            |      |      |                |
|      |      |                           |                                          | 2                        | SOR       |                                                    |        |   |            |      |      |                |
|      |      |                           |                                          | 1                        | MAR       |                                                    |        |   |            |      |      |                |
| JUMP | 1100 | PC <-<br>T                | T -><br>Instruction<br>to jump to        | Reg<br>Any<br>Bus<br>Reg | / A       | Jumps to given<br>address in<br>Instruction Memory | OPCODE | × | Reg1       | Reg2 | ΝZ   | T (10 Bits)    |
|      |      | nding<br>on<br>Reg2       | N -> Jump<br>if negative<br>flag is high | r<br>Reg<br>Any          | <b>32</b> |                                                    |        |   |            |      |      |                |
|      |      | Reg1                      | Z -> Jump if<br>zero flag is<br>high     | Bus<br>Reg<br>r          | giste     |                                                    |        |   |            |      |      |                |
| ADD  | 1001 | Reg1<br><-<br>Reg1<br>+ K | J <- source  J = 0 -> K =  Constant      |                          | / A       | Adds 2 values and returns the value to Reg1        | OPCODE | J | Reg1       | Reg2 | XXXX | K (last 8 bit) |
|      |      |                           | Constant                                 | r<br>Reg                 | g2        |                                                    |        |   |            |      |      |                |

|      |      |                          | J = 1 -> K <=<br>Reg2                                    | Any B<br>Bus<br>Registe<br>r                       |                                                        |        |   |      |      |      |                |
|------|------|--------------------------|----------------------------------------------------------|----------------------------------------------------|--------------------------------------------------------|--------|---|------|------|------|----------------|
| SUB  | 1111 | Reg1<br><- K -<br>Reg1   | J <- source  J = 0 -> K =  Constant  J = 1 -> K <=  Reg2 | Reg1 Any A Bus Registe r  Reg2 Any B Bus Registe r | Subtracts 2 values<br>and returns the<br>value to Reg1 | OPCODE | J | Reg1 | Reg2 | XXXX | K (last 8 bit) |
| MUL  | 1101 | Reg1<br><-<br>Reg1<br>*K | J <- source  J = 0 -> K = Constant  J = 1 -> K <= Reg2   | Reg1 Any A Bus Registe r  Reg2 Any B Bus Registe r | Multiplies 2 values and returns the value to Reg1      | OPCODE | J | Reg1 | Reg2 | XXXX | K (last 8 bit) |
| DIV  | 1110 | Reg1<br><-<br>Reg1/<br>K | J <- source  J = 0 -> K =  Constant  J = 1 -> K <=  Reg2 | Reg1 Any A Bus Registe r  Reg2 Any B Bus Registe r | Divides 2 values and returns the value to Reg1         | OPCODE | J | Reg1 | Reg2 | XXXX | K (8 bit)      |
| SFTR | 1010 | AC>><br>1                |                                                          |                                                    | Shifts AC Right by 1<br>(Floor division by 2)          | OPCODE |   |      |      |      |                |

| 1011<br>SFTL | AC<< 1 |  |  | Shifts AC Left by 1<br>(Multiplication by 2) | OPCODE |  |  |  |  |  |  |
|--------------|--------|--|--|----------------------------------------------|--------|--|--|--|--|--|--|
|--------------|--------|--|--|----------------------------------------------|--------|--|--|--|--|--|--|

#### **4.4 Process Cycle**

The processing of the written algorithm happens in 3 stages which are fetch, decode and execute. In this section we'll take a brief look at these 3 stages and the operation of all these stages.

#### 4.4.1 Fetch Instructions

FETCH cycle consists of 2 stages with FETCH1 being set as the next state at the beginning.

FETCH1: Instruction Read FETCH2: IR <- M, PC <- PC+1

#### 4.4.2 Decode Instructions

After the instruction has been fetched, processor needs to identify which instruction has been fetched to invoke the correct execute cycle. During the decode cycle, processor identifies the execution cycle by the opcode of the instruction and passes down to the execute cycle to carry out the rest of the operation.

#### 4.4.3 Execute Instruction

Execute instructions are the main types of instructions that carry out the major parts of the processing. The execute instructions can be classified according to the tasks they perform.

#### **NOP Operation**

NOP: No operation

#### **RSET Operation**

RSET: Reg <- 0;

#### **LOAD Operation**

```
J=0
     LOAD1: M Read;
     LOAD2: AC <- M[MAR];

J=1
     LOAD1: MAR <- IR; M Read;
     LOAD2: AC <- M[MAR];</pre>
```

```
STORE Operation
       <u>J=0</u>
               STORE1: M Write;
               STORE2: M[MAR] <- AC;
       <u>J=1</u>
               STORE1: MAR <- IR; M Write;
               STORE2: AC <- M[MAR];
MVAR Operation
<u>J=0</u>
       MVAR1: MAR <- SOR;
<u>J=1</u>
       MVAR1: MAR <- DSTR;
MVAC Operation
<u>J=0</u>
       MVAC1: Reg <- AC;
<u>J=1</u>
       MVAC1: AC <- Reg;
INC Operation
       INC:: Reg <- Reg+1;
ADD Operation
<u>J=0</u>
       ADD1 : Reg1 < -Reg1 + k;
<u>J=1</u>
       ADD1: Reg1 <- Reg1 + Reg2;
SUB Operation
J=0
       SUB1 : Reg1 <- Reg1 - k;
<u>J=1</u>
       SUB1: Reg1 <- Reg1 - Reg2;
MUL Operation
J=0
       MUL1 : Reg1 <- Reg1 * k;
```

MUL1: Reg1 <- Reg1 \* Reg2;

<u>J=1</u>

## **DIV Operation**

<u>J=0</u>

DIV1: Reg1 <- Reg1 / k;

<u>J=1</u>

DIV1: Reg1 <- Reg1/Reg2;

#### **JUMP Instruction**

JUMP1: PC <- IR;

#### **JMPX Instruction**

JMPX1: Reg1-Reg2;

#### **JMPXX Instruction**

JMPXX1 : If instruction z flag and ALU z flag high - go to JUMP1

If instruction n flag and ALU n flag high - go to JUMP1

Else go to FETCH1

#### **SHFR Operation**

SHFR1: Shifts the input from the A Bus right by one bit

#### **SHFL Operation**

SHFL1: Shifts the input from the A Bus left by one bit

# 4.5 State Diagram



## 5. Algorithm

The algorithm for the image down-sampling process consists of two main sections which are the filtering of the image and the down-sampling itself. First, the filtering algorithm is applied to the whole image by selecting 3x1 and 1x3 pixel sets and then the down-sampling algorithm is applied. More details about each of these algorithms will be explained below.

#### **5.1 Filtering Algorithm**

Filtering is done by using a gaussian kernel. Instead of using a 3x3, 2-D gaussian kernel, we opt kernel separability where 2 kernels that are 1x3 and 3x1 run through the image as shown below.

| 1 | 2 | 1 |   | 1 |   |   | 1 |   |
|---|---|---|---|---|---|---|---|---|
| 2 | 4 | 2 | = | 2 | + | 1 | 2 | 1 |
| 1 | 2 | 1 |   | 1 |   |   |   |   |

The main reason for the above selection was to make the algorithm more simple and easy to understand. At first vertical filtering was carried out and horizontal filtering was carried out on resultant image after the vertical filtering. Finally after the two filtrations, pixel values of the image were saved in the main memory. The weighted average was calculated by multiplying the pixel value and kernel value and adding the three likewise values together and dividing it by the weighted average of the kernel, which is 4 in both. The below illustration may give you a better understanding.



After applying the vertical kernel shown below to the three green pixels in the image, the centre pixel value (red one) will get updated.

#### **5.2 Down Sampling Algorithm**

After the filtering algorithm is applied to the image, we then apply the down sampling algorithm to the filtered image. The concept of the down sampling algorithm is to select each alternative pixel value. It is also done in two steps by selecting an alternative pixel values horizontally and skipping an entire row vertically. The below illustration will give you a better idea about this process.



Which will give us a resultant image as follows.



#### 5.3 Pseudo Code

The pseudo code for the filtering and down sampling processes are shown below.

```
#Initialization of variables
reset all registers
SOR <- first pixel location of the source image
DSTR <- first pixel location of the destination image
last <- last pixel location of the source image
len <- width of the image
len <- len - 2

i = SOR
c = 0

#Begin Horizontal Gaussian Filtering
while (i+1 != last):
    filtered = mem[i] + 2*mem[i+1] + mem[i+2]
    filtered = filtered/4</pre>
```

```
SOR <- SOR +1
     mem[DSTR] = filtered
     DSTR <- DSTR + 1
     c = c + 1
     if c == len:
           SOR \leftarrow SOR + 2
           C = 0
     i = SOR
last <- DSTR - 1</pre>
SOR <- first pixel location of the destination image
DSTR <- first pixel location of the source image
i = SOR
#Begin vertical filtering
while (i+1 != last):
     filtered = mem[i] + 2*mem[i+len] + mem[i+2*len]
     filtered = filtered/4
     SOR <- SOR +1
     mem[DSTR] = filtered
     DSTR <- DSTR + 1
     i = SOR
last <- DSTR - 1
SOR <- first pixel location of the source image
DSTR <- first pixel location of the destination image
#Begin Downsampling
while (SOR != last):
     mem[DSTR] = mem[SOR]
     DSTR <- DSTR + 1
     SOR \leftarrow SOR + 2
End
```

# **5.4** Assembly Code for the algorithm

For the assembly code, every instruction defined in the ISA above have been used.

| No  | Instruction           | Binary Code                                  | Comment                                                             |
|-----|-----------------------|----------------------------------------------|---------------------------------------------------------------------|
| 0   | RSET                  | 001001111100000000000000000000000000000      | Resets all registers to 0                                           |
| 1   | LOAD(J=1, A = M1)     | 00111000000000000000000000000011             |                                                                     |
| 2   | MVAO(SOR)             | 011001001000000000000000000000000000000      | SOR always points to the current location in the source image       |
| 3   | LOAD(J=1,A=M2)        | 001110000000000000000000000000000000000      |                                                                     |
| 4   | MVAO(DSTR)            | 011001010000000000000000000000000000000      | DSTR always points to the current location in the destination image |
| 5   | LOAD(J=1,A=M3)        | 0011100000000000000000000000000101           |                                                                     |
| 6   | MVAO(R2)              | 011000101000000000000000000000000000000      | R2 always contains the last memory location of the current image    |
| 7   | LOAD(J=1,A=M4)        | 00111000000000000000000000000110             |                                                                     |
| 8   | SUB (AC, J=0, K = 2)  | 111101011000000000000000000000000000000      |                                                                     |
| 9   | MVAO (R3)             | 011000110000000000000000000000000000000      | R3 always contains the horizontal length of the image               |
| Gau | ssian Smoothing occ   | urs in 2 stages, vertically and horizontally |                                                                     |
|     | inning of the Horizon |                                              |                                                                     |
| 10  | MVAR (0)              | 010100000000000000000000000000000000000      | Gaussian kernel is [1 2 1]                                          |
| 11  | LOAD()                | 001100000000000000000000000000000000000      |                                                                     |
| 12  | MVAO (R1)             | 011000100000000000000000000000000000000      |                                                                     |
| 13  | INC (M=1)             | 100000010000000000000000000000000000000      |                                                                     |
| 14  | LOAD()                | 001100000000000000000000000000000000000      |                                                                     |
| 15  | SFTL()                | 101100000000000000000000000000000000000      | Multiplies the middle pixel by 2                                    |
| 16  | ADD (AC,R1)           | 100111011010000000000000000000000000000      |                                                                     |
| 17  | MVAO (R1)             | 011000100000000000000000000000000000000      |                                                                     |
| 18  | INC (M=1)             | 100000010000000000000000000000000000000      |                                                                     |
| 19  | LOAD()                | 001100000000000000000000000000000000000      |                                                                     |
| 20  | ADD (AC,R1)           | 100111011010000000000000000000000000000      |                                                                     |
| 21  | SFTR()                | 101000000000000000000000000000000000000      | Divides the filtered pixels by 4 to normalize it                    |
| 22  | SFTR()                | 101000000000000000000000000000000000000      |                                                                     |

| 23     | JUMP(Z=1, N=0,          | 110001100010101000000000000100001       | Jumps if MAR is equal to |
|--------|-------------------------|-----------------------------------------|--------------------------|
|        | Reg1 =MAR, Reg2 =       |                                         | R2 (i.e. we have reached |
|        | R2, T = 33)             |                                         | the last location in the |
|        |                         |                                         | source image)            |
| 24     | MVAR (1)                | 010110000000000000000000000000000000000 |                          |
| 25     | STOR ()                 | 010000000000000000000000000000000000000 |                          |
| 26     | INC (S=1,D=1,C=1)       | 100001110000000000000000000000000000000 |                          |
| 27     | JUMP(Z=1, N=0,          | 11000111001100100000000000011101        |                          |
|        | Reg1 =COUN, Reg2        |                                         | !                        |
|        | = R3, T = 29)           |                                         |                          |
| 28     | JUMP (Z=0, N=0, T = 10) | 1100000000000000000000000000001010      |                          |
| If rea | ached end of line, shou | uld run                                 |                          |
| 29     | INC (S=1)               | 100000100000000000000000000000000000000 |                          |
| 30     | INC (S=1)               | 100000100000000000000000000000000000000 |                          |
| 31     | RSET(C=1)               | 001001000000000000000000000000000000000 |                          |
| 32     | JUMP(T = 10)            | 110000000000000000000000000000000000000 |                          |
|        | d of image is reached,  | <u>I</u>                                |                          |
| 33     | MVAR (1)                | 010110000000000000000000000000000000000 |                          |
| 34     | STOR()                  | 010000000000000000000000000000000000000 |                          |
| 35     | MVAI (DSTR)             | 011101010000000000000000000000000000000 |                          |
| 36     | MVAO (R2)               | 011000101000000000000000000000000000000 |                          |
| 37     | LOAD (J=1, A = M2)      | 001110000000000000000000000000000000000 |                          |
| 38     | MVAO (SOR)              | 011001001000000000000000000000000000000 |                          |
| 39     | LOAD (J=1, A = M1)      | 001110000000000000000000000000011       |                          |
| 40     | MVAO (DSTR)             | 011001010000000000000000000000000000000 |                          |
| 41     | JUMP (Z=0, N=0, T =     | 110000000000000000000000000101010       |                          |
|        | 42)                     |                                         |                          |
| Beg    | inning of the Vertical  | Smoothing                               |                          |
| 42     | MVAR (0)                | 010100000000000000000000000000000000000 | Gaussian Kernel is [1 2  |
|        |                         |                                         | 1]                       |
| 43     | LOAD()                  | 001100000000000000000000000000000000000 |                          |
| 44     | MVAO (R1)               | 011000100000000000000000000000000000000 |                          |
| 45     | ADD (MAR,R3)            | 1001111000110000000000000000000000      | Updates the MAR          |
|        |                         |                                         | address by increasing it |
|        |                         |                                         | by the value of one      |
|        | 10150                   | 001100000000000000000000000000000000000 | horizontal length.       |
| 46     | LOAD()                  | 001100000000000000000000000000000000000 | Then MAR value points    |
|        |                         |                                         | to the corresponding     |
| 47     | CET! ()                 | 101100000000000000000000000000000000000 | pixel in the next line   |
| 47     | SFTL()                  | 101100000000000000000000000000000000000 | Multiplies the middle    |
| 40     | ADD (AC,R1)             | 100111011010000000000000000000000000000 | pixel by 2               |
| 48     |                         | 100111011010000000000000000000000000000 |                          |
| 49     | MVAO (R1)               | 011000100000000000000000000000000000000 |                          |

| 50  | ADD (MAR, R3)                                            | 100111100011000000000000000000000000000 |                                               |
|-----|----------------------------------------------------------|-----------------------------------------|-----------------------------------------------|
| 51  | LOAD()                                                   | 001100000000000000000000000000000000000 |                                               |
| 52  | ADD (AC, R1)                                             | 100111011010000000000000000000000000000 |                                               |
| 53  | SFTR ()                                                  | 101000000000000000000000000000000000000 | Divides the filtered pixels                   |
| 54  | SFTR ()                                                  | 101000000000000000000000000000000000000 | by 4 to normalize it                          |
| 55  | JUMP (Z=1, N=0,                                          | 110001100010101000000000000111100       |                                               |
|     | Reg1 = MAR, Reg2                                         |                                         |                                               |
|     | = R2, T = 60)                                            |                                         |                                               |
| 56  | MVAR (1)                                                 | 010110000000000000000000000000000000000 |                                               |
| 57  | STOR ()                                                  | 010000000000000000000000000000000000000 |                                               |
| 58  | INC (S=1, D=1)                                           | 100000110000000000000000000000000000000 |                                               |
| 59  | JUMP (Z=0, N=0, T = 42)                                  | 110000000000000000000000000101010       |                                               |
| Run | s after the vertical sn                                  | <u> </u>                                |                                               |
| 60  | MVAR (1)                                                 | 010110000000000000000000000000000000000 |                                               |
| 61  | STOR()                                                   | 010000000000000000000000000000000000000 |                                               |
| 62  | MVAI (DSTR)                                              | 011101010000000000000000000000000000000 |                                               |
| 63  | MVAO (R2)                                                | 011000101000000000000000000000000000000 |                                               |
| 64  | LOAD (J=1, A = M1)                                       | 00111000000000000000000000000011        |                                               |
| 65  | MVAO (SOR)                                               | 011001001000000000000000000000000000000 |                                               |
| 66  | LOAD (J=1, A = M2)                                       | 001110000000000000000000000000000000000 |                                               |
| 67  | MVAO (DSTR)                                              | 011001010000000000000000000000000000000 |                                               |
| 68  | RSET(C=1)                                                | 001001000000000000000000000000000000000 |                                               |
| 69  | JUMP (Z=0, N=0, T = 70)                                  | 11000000000000000000000001000110        |                                               |
| Dow | n sampling begins                                        |                                         |                                               |
| 70  | MVAR (0)                                                 | 010100000000000000000000000000000000000 |                                               |
| 71  | LOAD ()                                                  | 001100000000000000000000000000000000000 |                                               |
| 72  | MVAR (1)                                                 | 010110000000000000000000000000000000000 |                                               |
| 73  | STOR ()                                                  | 010000000000000000000000000000000000000 |                                               |
| 74  | INC (S = 1, D = 1, C = 1)                                | 100001110000000000000000000000000000000 | Destination image pointer is incremented by 1 |
| 75  | JUMP (Z = 1, N = 0,<br>Reg2 = R2, Reg1 =<br>SOR, T = 86) | 110001001010101000000000001010110       |                                               |
| 76  | INC (S= 1, C = 1)                                        | 100001010000000000000000000000000000000 | Source image pointer is incremented by 2      |

| 77 | JUMP (Z = 1, N = 0,<br>Reg2 = R2, Reg1 =<br>SOR, T = 86   | 110001001010101000000000001010110       |                                                                                |
|----|-----------------------------------------------------------|-----------------------------------------|--------------------------------------------------------------------------------|
| 78 | JUMP (Z = 1, N = 0,<br>Reg2 = R3, Reg1 =<br>COUN, T = 80) | 11000111001100100000000001010000        |                                                                                |
| 79 | JUMP (Z=0, N=0, T = 69)                                   | 11000000000000000000000001000101        | Jumps back to sample the next pixel                                            |
| 80 | ADD (SOR, R3)                                             | 100111001011000000000000000000000000000 | Runs if end of horizontal line is reached, skips the next line                 |
| 81 | RSET (C=1)                                                | 001001000000000000000000000000000000000 | Resets the counter                                                             |
| 82 | SUB (J = 0, K = 1,<br>Reg1 = SOR)                         | 111101001000000000000000000000000000000 |                                                                                |
| 83 | JUMP (Z = 1, N = 0,<br>Reg2 = R2, Reg1 =<br>SOR, T = 86)  | 110001001010101000000000001010110       | Checks if pointer has<br>gone past the final image<br>location, algorithm ends |
| 84 | INC(S = 1)                                                | 100000100000000000000000000000000000000 |                                                                                |
| 85 | JUMP (Z = 0, N = 0,<br>T = 70)                            | 11000000000000000000000001000110        | Jumps to continue sampling                                                     |
| 86 | END                                                       | 000110000000000000000000000000000000000 | End of Algorithm                                                               |

| M1 | Address of the first Memory location of the original image                 |
|----|----------------------------------------------------------------------------|
| M2 | Address of the first Memory location of the destination image              |
| M3 | Address of the last Memory location of the original image                  |
| M4 | Address of the memory location containing the length of the original image |

#### 6. Modules

In this section, we'll be looking at each type of modules used in our processor design. Hence, the following sections will contain thorough details about Registers, ALU, State Machine, Processor and Memory modules.

#### **6.1 Registers**

In this section we'll look at the architecture of the registers we have used in our design. Registers are used to store data temporally during the processing cycle. The size of the registers defer as explained above according to their relevant task. Data stored on these registers are directly connected to either A bus or B bus through a buffer, where buffers are activated according to the executing micro instruction at that instance. Since these registers doesn't have any increment flag, incrementation should be done through ALU if the stored values needs to be incremented. A basic structure of a register used in our architecture is shown below. If the din flag is high, data is written into the registerand if the output buffer is high, data is written into either A or B busses.



#### 6.2 Arithmetic and Logic Unit (ALU)

Each arithmetic and logical operation in the architecture we have designed are carried out by this module. ALU we have designed has 2 inputs which are A bus and B bus and one output which is the C bus. These busses carry 32 bits of data. PC, IR, MAR, SOR, DSTR, COUN and AC registers are connected to the A bus while R1, R2 and R3 registers are connected to the B bus. Output C bus is connected to each and every register except IR. Hence, as long as you have values the above mentioned registers, any ALU operation defined by the ISA can be performed.

The type of ALU operation is selected by the 3 bit OP flag which is predefined in the ALU module itself. Since, it is a 3 bit flag only 8 operations can be carried out. Those operations are listed below.

| OP flag | Operation | Task                |
|---------|-----------|---------------------|
| 000     | MOVA      | abus_out            |
| 001     | MOVB      | bbus_out            |
| 010     | ADD       | abus_out + bbus_out |
| 011     | SUB       | abus_out - bbus_out |
| 100     | MUL       | abus_out * bbus_out |
| 101     | DIV       | abus_out / bbus_out |
| 110     | SHIFTR    | abus_out >> 1       |
| 111     | SHIFTL    | abus_out << 1       |

In our ALU, we have used two flags, Z and N respectively. Z and N are used for the jump instructions. if the jump instruction has 1 in z bit and if the flag Z returned from the ALU is 1, the jumping happens. Same with the N flag and n bit. The ALU and the flags used can be identified from the below figure. The bit value for each bus and selection is mentioned below.

- A bus −32 bits
- B bus −32 bits
- C bus −32 bits
- Flag −3 bits
- N flag -1 bit
- Z flag −1 bit



#### 6.3 Controller (State Machine)

All instructions go to the controller, which in turn produces the control signals to be used in the rest of the processor. The controller has 5 inputs – the clock, the n and z flags, the current status of the processor and the current instruction. It produces 8 output signals – 3-bit signals for the ALU Op, A-Bus and B-Bus, 4 bit signals for the C-Bus and the memory enables, 5 bit increment control signal and 6 bit reset signal. It also has a 1-bit output to indicate the end of the process. The output control signals are as follows,



| RESET         |
|---------------|
| Mem Enable    |
| Inc Enable    |
| ALU operation |
| N flag        |
| Z flag        |
| A bus         |
| B bus         |
| C bus         |
| ul            |

| Control Signal       | Operation                                                                                                                |
|----------------------|--------------------------------------------------------------------------------------------------------------------------|
| ALU OP               | Determines the ALU operation                                                                                             |
| A bus/ B bus enables | Controls the buffers reading from the registers into the A and B buses                                                   |
| C bus enable         | Controls the register reading from the C-Bus                                                                             |
| INC                  | Controls the increment control signals going the registers which can be incremented.                                     |
| MEM _EN              | The read enables and write enable signals that go to the memory modules, and registers which read and write from memory. |
| RSET                 | Controls the reset control signal of reset-enabled registers                                                             |
| End                  | A flag raised when the process is ended                                                                                  |

All instructions are mapped to an encoding value, which in turn points to the initial microinstruction for that instruction. All instructions and their encoding values are given below:

| Instruction | Encoding Values |
|-------------|-----------------|
| RSET        | 4               |
| LOADR1      | 5               |
| LOADK1      | 7               |
| STORR1      | 10              |
| STORK1      | 12              |
| MVARS       | 15              |
| MVARD       | 16              |
| JUMP        | 17              |
| MVACO       | 19              |
| MVACA       | 20              |

| MVACB | 21 |
|-------|----|
| INC   | 22 |
| ADDK  | 23 |
| ADDR  | 24 |
| SUBK  | 25 |
| SUBR  | 26 |
| MULK  | 27 |
| MULR  | 28 |
| DIVK  | 29 |
| DIVR  | 30 |
| SHFR  | 31 |
| SFTL  | 32 |
| END   | 33 |

At the beginning of each fetch cycle, the controller retrieves the instruction code from the IR. The first 5 bits of the instruction are unique for each instruction and map to the corresponding microinstruction. After the microinstructions for that instruction have been executed, then the cycle ends, and the next fetch cycle retrieves the next instruction.

The only time this doesn't happen is when the END instruction is given, after which the controller sends the END flag high, and goes into an idle state.

#### 6.4 Processor

This module contains instances of all modules contained in the data path. The inputs for this module are the clock, the memory buses from the DRAM, CRAM and IRAM, and the processor status. The outputs are the read and write signals for each memory module, the data bus to the DRAM, and an end process flag.

The modules which have instantiations within the Processor are as follows:

- Reg1 Register
- Reg2 Register
- Reg3 Register
- DSTR Register
- SOR Register
- COUN Register
- AC Register
- PC Register
- IR Register
- Bus A
- Bus B
- ALU
- Decoder
- Controller

A complete figure of a processor with its inputs and outputs can be seen from the below diagram.



# 6.4 RTL View of the processor



#### 6.5 Memory Modules

In this section, we'll look at 3 memory modules we have used in this architecture which are IRAM, DRAM and CRAM.

#### 6.4.1 DRAM

This memory module is mainly to save pixel values of image for further processing. The initial image values, pixel values after filtering, pixel values after down sampling are stored in this memory module. This module consists of 240,000 memory locations with each memory location being 8 bits in width. In these memory locations pixel values are saved which varies from 0 to 255. This memory module consists of 5 inputs and one output. The inputs are 19-bit address, clk, 8-bit data, read enable bit and write enable bit. The sole output is an 8-bit data wire carrying data out from the module. The figure of the DRAM module we have implemented in our architecture can be shown as below.



#### 6.4.2 IRAM

Just like DRAM is specialized to store data values, IRAM is made to store all the instructions which are needed to run the down sampling algorithm correctly. All these instructions are coded in VHDL and are stored in memory locations of the IRAM. Hence, this memory module contains the assembly code for filtering and down sampling of the image. During the first fetch cycle, processor fetches instructions from the IRAM and then only the rest of the micro instructions will run accordingly. This memory module contains 256 memory locations with each being 32 bits in width. This module consists of 2 inputs which are clk and 10-bit memory address. The only output is the 32-bit wire carrying out the next instruction to be processed.

The figure of the IRAM module we have implemented in our architecture can be shown as below.



#### 6.4.3 CRAM

This memory module is used to store the constants of our architecture during the processing cycle. The length of the image, size of the image, first and last memory locations of the image are stored in CRAM. CRAM consists of 8 memory locations with each being 20 bits in width. This module has 5 inputs and one output. The five inputs are, 3-bit address, clk, 20-bit data, read enable and write enable. The single output is the 20-bit data output from the CRAM.

The figure of the CRAM module we have implemented in our architecture can be shown as below.



## **6.5 Top Module**

This is the module which connects data storage and processing modules of our architecture. All the instances have been created inside this module. There are three inputs to this module which are clk, reset pin and receiving data. There is only one output which is the transmitting data. It contains the instances of the processor and memory modules.



# 6.6 RTL View of the Top Module



## 7. Testing and Simulations

After creating all the modules as explained above we needed to check whether we're obtaining the desired result from our processor. For the testing and simulation process, ModelSIm software was used. To create test modules Verilog syntaxes which are only supported simulation were used Test code created to monitor the values inside the PC register.

```
module tb;
     reg clock = 0;
     reg data_from_pc, start_process, start_transmit, rx,rd_clr;
     wire rd_rx, tx, tx_busy, endImagereceived,endProcess,
     data_to_pc,g1, g2, g3,s0, s1, s2, s3;
     wire [7:0] LEDR;
     top_processor TP (clock, data_from_pc, start_process,
     start_transmit,rx,rd_clr,rd_rx,tx,
     tx_busy,LEDR,endImagereceived,endProcess,data_to_pc, g1, g2,
     g3,s00, s01, s02, s03,clk,s0);
     always begin
     #50 clock = ~clock;
     end
     initial
           begin
                $monitor("pc = %b ",LEDR);
                #100000 $finish;
           end
endmodule
```

#### 8. Error Detection

In order to check how good our algorithm, we need to compare it with a reference result. Hence, for this task we used an opency down sampled image from python. With the resultant image we get from python, we compared our resultant image from the processor and calculated the error.

Here, we have shown two images along with their opency down sampled version and our processor down sampled version and the error between two images. Note that second image consists of many textures.

Original Image





Down sampled image using opency



Down sampled image using FPGA

Error with the opency down sampled image gives us 5% value. The main reason for this is the values saved on the memory of the FPGA was not ideal. Also the algorithm used by opency is way more advanced than the one we used for out algorithm. Also numerical errors like floating points can affect this as well.

```
('Image shape', (127L, 127L, 3L))
('Error with OpenCV = ', 5.345418706425372)
('Error with own Algorithm = ', 0.0)
```



Original Image



Down sampled image using opency



Down sampled image using FPGA

```
C:\Python27\python.exe
('Image shape', (127L, 127L, 3L))
('Error with OpenCV = ', 9.4459389749348315)
('Error with own Algorithm = ', 0.029461869187196389)
```

### 9. Appendixes

9.1 Appendix 1: Python code for creating memory initializing files, encoding data, instructions and constant memory

```
import cv2 as cv
import numpy as np
import argparse
PC
     =[0,0,0,1]
     =[1,1,1,1]
IR
MAR = [1,1,0,0]
AC
     =[1,0,1,1]
R1
     =[0,1,0,0]
R2
    =[0,1,0,1]
R3
     =[0,1,1,0]
SOR = [1,0,0,1]
DSTR = [1,0,1,0]
COUN = [1,1,1,0]
        =[0,0,0,0]
NA
def InstructionEncoder():
    count = 0
    M1 = 3 #First Memory Location of Orginal Image
    M2 = 4 #First Memory Location of Destination Image
    M3 = 5 #Last Memory Location of Original Image
    M4 = 6 #Memory Location containing width of original image
    #print ("Encoding Instructions")
    #print ("Algorithm in Binary")
    RSET(1,1,1,1,1)
                        #0
    LOAD(J=1, A = M1)
                        #1
    MVAO(SOR)
                        #2
    LOAD(J=1,A=M2)
                        #3
    MVAO(DSTR)
                        #4
                        #5
    LOAD(J=1,A=M3)
    MVAO(R2)
                        #6
    LOAD(J=1,A=M4)
                        #7
    SUB (AC, J=0, K = 2)#8 Changed to sort out line length issue
    MVAO (R3)
                      #9 Changed to sort out line length issue
```

```
MVAR(0)
                         #10
    LOAD()
                         #11
                         #12
    MVAO (R1)
    INC (M=1)
                         #13
    LOAD()
                         #14
                         #15
    SFTL ()
    ADD (AC,R1)
                         #16
                         #17
    MVAO (R1)
                         #18
    INC (M=1)
    LOAD()
                         #19
    ADD (AC,R1)
                         #20
                         #21
    SFTR()
                         #22
    SFTR()
    JUMP(Z=1, N=0, Reg1 = MAR, Reg2 = R2, T = 33)#23
                         #24
    MVAR(1)
    STOR ()
                         #25
    INC (S=1,D=1,C=1)
                             #26 Changed to sort out line length issue
    JUMP(Z=1, N=0, Reg1 = COUN, Reg2 = R3, T = 29) #27 Changed to sort
out line length issue
    JUMP (Z=0, N=0, T=10)#28 Changed to updated instruction number
    #If reached end of line, should run, at this point, C = L-2, and
SOR is pointing at the pixel before the last on that line
                         #29
    INC (S=1)
    INC (S=1)
                         #30
    RSET(C=1)
                        #31
    JUMP(T = 10)
                         #32
    #If end of image is reached, should run
    MVAR (1)
                         #33
    STOR()
                         #34
    MVAI (DSTR)
                         #35
    MVAO (R2)
                         #36
    LOAD (J=1, A = M2)
                        #37
    MVAO (SOR)
                         #38
    LOAD (J=1, A = M1)
                        #39
    MVAO (DSTR)
                         #40
    JUMP (Z=0, N=0, T = 42)#41
    #Begin Vertical Filtering
    MVAR (0)
                         #42
    LOAD()
                         #43
    MVAO (R1)
                         #44
    ADD (MAR, R3)
                         #45
    LOAD()
                         #46
    SFTL ()
                         #47
```

```
ADD (AC,R1)
                       #48
   MVAO (R1)
                       #49
   ADD (MAR, R3)
                       #50
    LOAD()
                       #51
   ADD (AC,R1)
                       #52
                        #53
   SFTR()
   SFTR()
                        #54
    JUMP (Z=1, N=0, Reg1 = MAR, Reg2 = R2, T = 60)#55
   MVAR (1)
                        #56
    STOR ()
                        #57
   INC (S=1, D=1)
                       #58
    JUMP (Z=0, N=0, T = 42)#59
   #Runs when vertical filtering finishes
   MVAR (1)
                        #60
   STOR()
                        #61
   MVAI (DSTR)
                        #62
   MVAO (R2)
                        #63
    LOAD (J=1, A = M1) #64
   MVAO (SOR)
                        #65
    LOAD (J=1, A = M2)
                       #66
   MVAO (DSTR)
                        #67
   RSET(C=1)
                        #68
    JUMP (Z=0, N=0, T = 70)#69 Changed to updated instruction numbers
   #Downsampling begins
   MVAR(0)
                        #70
    LOAD()
                        #71
   MVAR(1)
                        #72
   STOR()
                       #73
    INC (S = 1, D = 1, C = 1)\#74
    JUMP (Z = 1, N = 0, Reg2 = R2, Reg1 = SOR, T = 86)#75
   INC (S = 1, C = 1)#76
    #MVAI(COUN)
    JUMP (Z = 1, N = 0, Reg2 = R2, Reg1 = SOR, T = 86)#77
   \#JUMP (Z = 1, N = 0, Reg2 = R3, Reg1 = AC, T = 76)
    JUMP (Z = 1, N = 0, Reg2 = R3, Reg1 = COUN, T = 80) #78Updated to
reflect increaded capabilites of instructions
    JUMP (Z=0, N=0, T=69) #79
   ADD (SOR, R3)
                       #80
   RSET (C=1)
                       #81
    #-----Test2-----
   SUB(J = 0, K = 1, Reg1 = SOR)#82
    JUMP (Z = 1, N = 0, Reg2 = R2, Reg1 = SOR, T = 86)#83
   INC(S = 1)#84
```

```
#-----Test2End------
#-----Test1-----
. . .
Fail
MVAI(SOR)
          #83
          #84
MVAO(R1)
          #85
MVAI(R3)
JUMP (Z = 1, N = 1, Reg2 = R1, Reg1 = AC, T = 88)#86
#-----EndTest1-----
JUMP (Z = 0, N = 0, T = 70)#85
END() #86
. . .
#Testing Algorithm
RSET(1,1,1,1,1) #0
RSET(1,1,1,1,1) #1
INC(M=1)
              #2
INC(M=1)
              #3
              #4
INC(M=1)
              #5 AC=3
MVAI(MAR)
             #6 MAR=3
MVAO(MAR)
INC(M=1)
             #7 MAR=4
MVAI(MAR)
              #8 AC=4
             #9 MAR=0
RSET(M=1)
INC(M=1)
             #10 MAR = 1
             #11Stores 4 in dram[1]
STOR()
INC(M=1)
             #12 MAR = 2
STOR()
             #13 Stores 4 in dram [2]
MVAO(R3)
              #14 R3 = 4
RSET(M=1)
              #15 MAR=0
              #16 AC=0
MVAI(MAR)
INC(M=1)
              #17 MAR=1
LOAD()
              #18 AC=4
JUMP(Z=1, Reg1 = AC, Reg2 = R3, T=0)#19
ADD(AC, R3)
              #20
STOR()
              #21
              #22
JUMP(T = 1)
              #23
END()
. . .
#print ("Instructions Encoded")
return
```

```
def Print(code):
    global f
    #print (len(code))
    #global count
    #print (count, end=" ")
                 memory[",count,"] <=32'b",end='')</pre>
    #print ("
    #f.write("
                  memory[")
    #f.write(str(count))
    #f.write("] = 32'b")
    for i in code:
        #print (i, end="")
        f.write(str(i))
    #print ()
    #f.write(';\n')
    f.write('\n')
    #count+=1
    return
def END():
    code = [0]*32
    code[0:5] = [0,0,0,1,1]
    Print (code)
    return
def NOP():
    #global PC, IR, MAR, AC, R1, R2, R3, SOR, DSTR, COUN
    code = [0]*32
    code[0:4] = [0,0,0,1]
    Print (code)
    return
def RSET(C=0,D=0,S=0,M=0,A=0):
    #global PC, IR, MAR, AC, R1, R2, R3, SOR, DSTR, COUN
    code = [0]*32
    code[0:4] = [0,0,1,0]
    code[5:10]=[C,D,S,M,A]
    Print (code)
    return
def LOAD(J=0, A=0):
    #global PC,IR,MAR,AC,R1,R2,R3,SOR,DSTR,COUN
    code = [0]*32
    code[0:4] = [0,0,1,1]
    if J ==0:
```

```
Print (code)
        return
    else:
        code[4]=1
        A=[int(x) for x in str(bin(A)[2:])]
        for i in range (len(A)):
            code[-i-1] = A[-i-1]
        Print (code)
        return
def STOR(J=0, A=0):
    #global PC, IR, MAR, AC, R1, R2, R3, SOR, DSTR, COUN
    code = [0]*32
    code[0:4] = [0,1,0,0]
    if J ==0:
        Print (code)
        return
    else:
        code[4]=1
        A=[int(x) for x in str(bin(A)[2:])]
        for i in range (len(A)):
            code[-i-1] = A[-i-1]
        Print (code)
        return
def MVAR(J=0):
    #global PC, IR, MAR, AC, R1, R2, R3, SOR, DSTR, COUN
    code = [0]*32
    code[0:4] = [0,1,0,1]
    code[4]=J
    Print (code)
    return
def MVAO(Reg):
    code = [0]*32
    code[0:4] = [0,1,1,0]
    code[5:9] = Reg
    Print (code)
    return
def MVAI(Reg):
    code = [0]*32
    code[0:4] = [0,1,1,1]
    code[4]=int(not(Reg[0]))
    code[5:9] = Reg
```

```
Print (code)
    return
def INC(C=0,D=0,S=0,M=0):
    code = [0]*32
    code[0:4] = [1,0,0,0]
    code[5:9]=[C,D,S,M]
    Print (code)
    return
def JUMP(N=0,Z=0,Reg1=NA,Reg2=NA,T=0):
    code = [0]*32
    code[0:4] = [1,1,0,0]
    code[5:9] = Reg1
    code[9:13] = Reg2
    code[13] = N
    code[14] = Z
    A=[int(x) for x in str(bin(T)[2:])]
    for i in range (len(A)):
        code[-i-1] = A[-i-1]
    Print (code)
    return
def ADD(Reg1, Reg2 = NA, J=1, K=0):
    code = [0]*32
    code[0:4] = [1,0,0,1]
    code[4]=J
    code[5:9] = Reg1
    code[9:13]=Reg2
    A=[int(x) for x in str(bin(K)[2:])]
    for i in range (len(A)):
        code[-i-1] = A[-i-1]
    Print (code)
    return
def SUB(Reg1, Reg2 = NA, J=1, K=0):
    code = [0]*32
    code[0:4] = [1,1,1,1]
    code[4]=J
    code[5:9] = Reg1
    code[9:13]=Reg2
    A=[int(x) \text{ for } x \text{ in } str(bin(K)[2:])]
    for i in range (len(A)):
        code[-i-1] = A[-i-1]
    Print (code)
    return
```

```
def MUL(Reg1, Reg2 = NA, J=1, K=0):
    code = [0]*32
    code[0:4] = [1,1,0,1]
    code[4]=J
    code[5:9] = Reg1
    code[9:13]=Reg2
    A=[int(x) for x in str(bin(K)[2:])]
    for i in range (len(A)):
        code[-i-1] = A[-i-1]
    Print (code)
    return
def DIV(Reg1, Reg2 = NA, J=1, K=0):
    code = [0]*32
    code[0:4] = [1,1,1,0]
    code[4]=J
    code[5:9] = Reg1
    code[9:13]=Reg2
    A=[int(x) for x in str(bin(K)[2:])]
    for i in range (len(A)):
        code[-i-1] = A[-i-1]
    Print (code)
    return
def SFTR():
    code = [0]*32
    code[0:4] = [1,0,1,0]
    Print (code)
    return
def SFTL():
    code = [0]*32
    code[0:4] = [1,0,1,1]
    Print (code)
    return
def ToHex_Long(pixel):
    x = str(hex(pixel)[2:])
    x = 0^*(5 - len(x)) + x
    return x
def DataEncoder(Image):
    line width = len(Image[0])
```

```
depth = len(Image)
    f = open("Const Mem.mif", "w+")
    f.write("DEPTH = 8;\n") #CRAM Depth is 8 bits - needs only 3 bits
to get the reference
    f.write("WIDTH = 20;\n") #Width is 20 bits to hold the entire
address locations
    f.write("ADDRESS RADIX=UNS;\nDATA RADIX=HEX;\nCONTENT BEGIN\n")
    f.write("[0..7]: 00000;\n")
    f.write("3: 00000;\n") #First address of source image
    f.write("4: "+ToHex Long(135000)+";\n") #First address of
destination Image
    f.write("5: "+ToHex Long(depth*line width-1)+";\n") #Last address
of source image
    f.write("6: "+ToHex_Long(line_width)+";\n") #Width of a Line
    f.write("END;\n")
    f.close()
    return
def ToHex(pixel):
    x = hex(pixel)[2:]
    if len(x) ==1:
        x = "0"+x
    return x
def ImageEncoder(Image):
    Image = np.array(Image)
    #print (Image)
    #print (len(Image))
    #print (len(Image[0]))
    Image = Image.flatten()
    depth = len(Image)
    if depth>135000:
        print ("Warning - Image too Big")
    f = open("Data Mem.mif", "w+")
    f.write("DEPTH = 270000; \n")
    f.write("WIDTH = 8;\n")
    f.write("ADDRESS RADIX=UNS; \nDATA RADIX=HEX; \nCONTENT BEGIN\n")
    f.write("[0..269999]: 00;\n")
    for i in range (len(Image)):
        f.write(str(i)+": "+ToHex(Image[i])+";\n")
```

```
f.write("END")
    f.close()
    return
. . .
parser = argparse.ArgumentParser("Initialize Memory for Image
Downsampler")
parser.add_argument('Image', default = "Ironman.jpg",
                    help = "Select the image to be downsampled")
parser.add argument("-size", nargs = 2, type = int, metavar =
('line_width', 'depth'), default = [256,256],
                    help = "Shape of Image to be downsampled. Will be
resized before downsampling. Default is the original Image size")
args = parser.parse args()
Image = cv.imread("Image.jpg")
print ("Loaded Image")
Image = cv.resize(Image, (256, 256))
print ("Resized Image to 256, 256")
red,blue,green = cv.split(Image)
print ("Initializing Instruction Memory")
f = open("Inst_mem.mem", "w+")
InstructionEncoder()
f.close()
print ("Initializing Constant Memory")
DataEncoder(red)
print ("Initializing Data Memory")
ImageEncoder(red)
print ("All memories initialized. Compile and run downsampler")
```

# 9.2 Appendix 2: Python code for getting the data, decoding the image, displaying the image and calculating the error

```
#%matplotlib notebook
import cv2 as cv
import numpy as np
import matplotlib.pyplot as plt
f = open("Recieved Memory 1.hex", "r")
depth = 254//2
line width = 254//2
total length = depth*line width
lines = f.readlines()
image_decoded = np.zeros((15,15))
vector = []
i=135002
for j in range (total_length):
    a = lines[i+j][9:11]
    #print (a)
    a = '0x'+a
    pixel = int(a.encode(),16)
    vector.append(pixel)
f.close()
vector = np.array(vector)
vector = vector.reshape((depth,line_width))
red = vector.astype('uint8')
#plt.figure("Downsampled Image")
#plt.imshow(vector, cmap = 'gray')
#print (vector)
f = open("Recieved Memory 2.hex", "r")
lines = f.readlines()
image_decoded = np.zeros((15,15))
vector = []
i=135002
for j in range (total_length):
```

```
a = lines[i+j][9:11]
    #print (a)
    a = '0x'+a
    pixel = int(a.encode(),16)
    vector.append(pixel)
f.close()
vector = np.array(vector)
vector = vector.reshape((depth,line width))
blue = vector.astype('uint8')
#plt.figure("Downsampled Image")
#plt.imshow(vector, cmap = 'gray')
#print (vector)
f = open("Recieved Memory 3.hex", "r")
lines = f.readlines()
image decoded = np.zeros((15,15))
vector = []
i=135002
for j in range (total_length):
    a = lines[i+j][9:11]
    #print (a)
    a = '0x'+a
    pixel = int(a.encode(),16)
    vector.append(pixel)
f.close()
vector = np.array(vector)
vector = vector.reshape((depth,line width))
green = vector.astype('uint8')
#plt.figure("Downsampled Image")
#plt.imshow(vector, cmap = 'gray')
#print (vector)
Downsampled = cv.merge((red, blue, green))
plt.figure("Downsampled Image")
plt.imshow(Downsampled)
Image = cv.imread('Image.jpg')
Image2 = cv.resize(Image,(line width*2,depth*2))
```

```
Image4 = cv.resize(Image, (line width, depth))
#Image3 = np.zeros([width, length], dtype = 'uint8')
Image3 = cv.pyrDown(Image2, dstsize = (line width,depth))
print (Image3)
mse = np.sqrt(((Downsampled - Image3)**2).mean())
print (mse)
#Image = cv.resize(Image,(14,14))
plt.figure("Original Image")
plt.imshow(Image3)
plt.show()
Image = cv.imread("Ironman.jpg", 0)
#print (Image)
Image = np.array(Image)
#print (Image)
print (len(Image))
print (len(Image[0]))
Image = Image.flatten()
print (Image)
def ToHex(pixel):
    x = hex(pixel)[2:]
    if len(x) ==1:
        x = "0"+x
    return x
depth = len(Image)
f = open("Data Mem.mif", "w+")
f.write("DEPTH = 500000; \n")
f.write("WIDTH = 8;\n")
f.write("ADDRESS_RADIX=UNS;\nDATA_RADIX=HEX;\nCONTENT BEGIN\n")
f.write("[0:499999]: 00;\n")
for i in range (len(Image)):
    f.write(str(i)+": "+ToHex(Image[i])+";\n")
f.close()
. . .
```

#### 9.3 Appendix 3: Verilog code for PC register

```
input [31:0] cbus_out,
module pc(
                       input im_r, inc_en, clock,rst,
                       input [3:0] cbus en,
                       input [1:0] status,
                       output wire [9:0] im addr);
     reg [9:0] data = 10'b0;
     //reg [9:0] data = 10'b0;
     initial begin
           data = 0;
     end
/*
     always @(posedge clock)
           begin
                 if (im_r == 1)
                       dataout <= datain;</pre>
           end
*/
     always @(negedge clock)
           begin
                 if (inc_en)
                       data <= data + 1;</pre>
                 if (cbus_en == 4'b1110)
                       data <= cbus out[9:0];</pre>
                 if (rst)
                       data <= 0;
           end
     assign im_addr = data;
```

#### 9.5 Appendix 4: Verilog code for IR register

```
module ir (
                 input [31:0] im out,
                       input [2:0] abus en, bbus en,
                       input im_r, clock,
                       output wire [31:0] bbus in,
                       output wire [31:0] abus in);
     reg [31:0] data = 32'b0;
     //reg [31:0] abus = 32'b0;
     //reg [31:0] bbus = 32'b0;
     initial begin
           data = 0;
     end
     /*
     always @(posedge clock)
           begin
                 if (bbus_en == 3'b111)
                       bbus[7:0] <= data[7:0];
                 if (abus_en == 3'b111)
                       abus <= data;</pre>
           end
     */
     always @(negedge clock)
           begin
                 if (im_r == 1)
                       data <= im_out;</pre>
           end
     assign abus in = data;
     assign bbus_in = data[7:0];
```

#### 9.6 Appendix 5 : Verilog code for MAR register

```
module mar(
                 input [31:0] cbus out,
                       input [2:0] abus en,
                       input [3:0] cbus en,
                       input inc en, rst, clock, dm wr, dm r, cm r,
                       output wire [19:0] dm addr,
                       output wire [2:0] cm addr,
                       output wire [31:0] abus in,
                       output wire [8:0] dat);
/*
     reg [31:0] abus = 0;
     reg [2:0] cm = 0;
      reg [19:0] dm = 0;*/
      reg [31:0] data = 0;
      initial begin
           data = 0;
     end
/*
     always @(posedge clock)
           begin
                 if (abus en == 3'b100)
                       abus <= data;
                 if (dm wr == 1)
                       dm <= data[19:0];</pre>
                 if (dm r == 1)
                       dm <= data[19:0];</pre>
                 if (cm r == 1)
                       cm <= data[2:0];</pre>
           end
*/
     always @(negedge clock)
           begin
                 if (rst == 1'b1)
                       data <= 32'b0;
                 if (inc_en == 1'b1)
                       data <= data + 1;</pre>
                 if (cbus en == 4'b1100)
                       data <= cbus out;</pre>
           end
      assign abus in = data;
      assign dm addr = data[19:0];
      assign cm addr = data[2:0];
      assign dat = data[8:0];
```

#### 9.7 Appendix 6 : Verilog code for SOR register

```
module sor(
                 input [31:0] cbus out,
                       input [2:0] abus_en,
                       input [3:0] cbus_en,
                       input rst, inc en, clock,
                       output wire [31:0] abus in);
     reg [31:0] data;
     initial begin
           data = 0;
     end
     /*
     reg [31:0] abus;
     always @(posedge clock)
           begin
                 if (abus_en == 3'b001)
                       abus <= data;
           end
           */
     always @(negedge clock)
           begin
                 if (rst)
                       data <= 32'b0;
                 if (inc_en)
                       data <= data + 1;</pre>
                 if (cbus en == 4'b1001)
                       data <= cbus_out;</pre>
           end
     assign abus_in = data;
endmodule
```

#### 9.8 Appendix 7: Verilog code for DSTR register

```
input [31:0] cbus_out,
module dstr(
                             input [2:0] abus_en,
                             input [3:0] cbus_en,
                             input rst, inc en, clock,
                             output wire [31:0] abus in);
     //reg [31:0] abus;
     reg [31:0] data;
     initial begin
           data = 0;
     end
      /*
     always @(posedge clock)
           begin
                 if (abus_en == 3'b010)
                       abus <= data;
           end
      */
     always @(negedge clock)
           begin
                 if (rst)
                       data <= 32'd0;
                 if (inc_en)
                       data <= data + 1;</pre>
                 if (cbus_en == 4'b1010)
                       data <= cbus out;</pre>
           end
     assign abus_in = data;
endmodule
```

### 9.9 Appendix 8 : Verilog code for COUN register

```
input [2:0] abus_en,
module coun(
                             input rst, inc_en, clock,
                             output wire [31:0] abus_in);
     reg [31:0] data = 0;
     //reg [31:0] abus = 0;
     initial begin
           data = 0;
     end
     /*
     always @(posedge clock)
           begin
                 if (abus_en == 3'b110)
                       abus <= data;</pre>
           end
     */
     always @(negedge clock)
           begin
                 if (rst)
                       data <= 32'b0;
                 if (inc_en)
                       data <= data + 1;</pre>
           end
     assign abus_in = data;
endmodule
```

#### 9.10 Appendix 9 : Verilog code for AC register

```
module ac( input [31:0] cbus_out,
                       input [7:0] dm out,
                       input [19:0] cm out,
                       input dm wr, rst, clock, dm r, cm r,
                       input [2:0] abus_en,
                       input [3:0] cbus en,
                       output wire [31:0] abus_in,
                       output wire [8:0] dat,
                       output wire [7:0] dm in);
      reg [31:0] data = 0;
      //reg [31:0] abus = 0;
      //reg [7:0] dm = 0;
      assign dat = data[8:0];
      initial begin
           data = 0;
      end
      /*
      always @(posedge clock)
           begin
                 if (abus en == 3'b011)
                       abus <= data;
                 if (dm_wr)
                       dm <= data[7:0];</pre>
           end
      */
      always @(negedge clock)
           begin
                 if (rst)
                       data <= 32'b0;
                       (cbus en == 4'b1011)
                 if
                       data <= cbus_out;</pre>
                 if (dm_r)
                       data <= dm out;</pre>
                 if (cm r)
                       data <= cm out;</pre>
           end
     assign abus in = data;
     assign dm in = data[7:0];
endmodule
```

```
9.11 Appendix 10: Verilog code for R1 register
                 input [31:0] cbus_out,
module reg1(
                             input clock,
                             input [3:0] cbus en,
                             input [2:0] bbus en,
                             output wire [31:0] bbus_in);
      reg [31:0] data = 0;
      //reg [31:0] b_out = 0;
      initial begin
           data = 0;
      end
      /*
      always @(posedge clock)
           begin
                 if (bbus_en == 3'b100)
                       b_out <= data;</pre>
           end
      */
      always @(negedge clock)
           begin
                 if (cbus_en == 4'b0100)
                       data <= cbus out;</pre>
            end
      assign bbus_in = data;
```

# 9.12 Appendix 11: Verilog code for R2 register input [31:0] cbus\_out, module reg2( input clock, input [3:0] cbus en, input [2:0] bbus en, output wire [31:0] bbus\_in); reg [31:0] data = 0; initial begin data = 0;end /\* reg [31:0] b\_out = 0; always @(posedge clock) begin if (bbus\_en == 3'b101) b\_out <= data;</pre> end \*/ always @(negedge clock) begin if (cbus\_en == 4'b0101) data <= cbus out;</pre> end

endmodule

assign bbus\_in = data;

## 9.13 Appendix 12: Verilog code for R3 register input [31:0] cbus\_out, module reg3( input clock, input [3:0] cbus en, input [2:0] bbus\_en, output wire [31:0] bbus\_in); reg [31:0] data = 0; initial begin data = 0;end /\* reg [31:0] b\_out = 0; always @(posedge clock) begin if (bbus\_en == 3'b110) b\_out <= data;</pre> end \*/ always @(negedge clock) begin if (cbus\_en == 4'b0110) data <= cbus\_out;</pre> end assign bbus\_in = data;

#### 9.14 Appendix 13: Verilog code for ALU

```
module alu(
                input [31:0] abus out, bbus out,
                      input [2:0] alu_op,
                      output wire [31:0] cbus in,
                      output wire n, z);
     parameter
     MOVA = 3'd0,
     MOVB = 3'd1,
     ADD = 3'd2,
     SUB = 3'd3,
     MUL = 3'd4,
     DIV = 3'd5,
     SHIFTR = 3'd6,
     SHIFTL = 3'd7;
     assign cbus_in =
                            (alu_op == MOVA)? abus_out:
                                 (alu_op == MOVB)? bbus_out:
                                 (alu op == ADD)? abus out + bbus out:
                                 (alu_op == SUB)? abus_out - bbus_out:
                                 (alu_op == MUL)? abus_out * bbus_out:
                                 (alu_op == DIV)? abus_out / bbus_out:
                                 (alu op == SHIFTR)? abus out >> 1:
                                 (alu op == SHIFTL)? abus out << 1:32'd0;
     assign z = \sim |cbusin;
     assign n = cbus_in[31];
```

```
/*
module alu(
                 input [31:0] abus out, bbus out,
                       input [2:0] alu op,
                       input clock,
                       output wire [31:0] cbus_in,
                       output wire n, z);
     reg [31:0] result = 0;
     parameter
     MOVA = 3'd0,
     MOVB = 3'd1,
     ADD = 3'd2,
     SUB = 3'd3,
     MUL = 3'd4,
     DIV = 3'd5,
     SHIFTR = 3'd6,
     SHIFTL = 3'd7;
     always @(abus_out or bbus_out or alu_op)
           case (alu_op)
                 MOVA: result <= abus out;
                 MOVB: result <= bbus out;
                 ADD: result <= abus_out + bbus_out;
                 SUB: result <= abus_out - bbus_out;</pre>
                 DIV: result <= abus out / bbus out;
                 MUL: result <= abus_out * bbus_out;</pre>
```

```
SHIFTR: result <= abus_out >> 1;
SHIFTL:result <= abus_out << 1;

    //default: result <= 0;
endcase

assign z = ~|result;
assign n = result[31];
assign cbus_in = result;

endmodule
*/</pre>
```

#### 9.15 Appendix 14: Verilog code for Controller

```
// control unit
module controller( input clock, n, z,
                                       input [5:0] uAdr,
                                       input [1:0] status,
                                       input [31:0] instruction,
                                       output reg [2:0] alu_op,
abus_en, bbus_en,
                                       output reg [3:0] cbus_en,
mem_en,
                                       output reg [4:0] inc_en,
                                       output reg [5:0] reset,
                                       output reg end_process);
     reg [5:0] present;
     reg [5:0] next;
```

reg N, Z, uI; // these are not output from controller as these are not used for any external logic from controller

```
parameter
FETCH1
              6'd0,
FETCHX =
              6'd1,
FETCH2 =
              6'd2,
NOP
              6'd3,
         =
RSET
         =
              6'd4,
LOADR1
              6'd5,
         =
```

| LOADR2 | = | 6'd6,  |
|--------|---|--------|
| LOADK1 | = | 6'd7,  |
| LOADK2 | = | 6'd8,  |
| LOADK3 | = | 6'd9,  |
| STORR1 | = | 6'd10, |
| STORR2 | = | 6'd11, |
| STORK1 | = | 6'd12, |
| STORK2 | = | 6'd13, |
| STORK3 | = | 6'd14, |
| MVARS  | = | 6'd15, |
| MVARD  | = | 6'd16, |
| JUMP   | = | 6'd17, |
| JMPX   | = | 6'd18, |
| MVACO  | = | 6'd19, |
| MVACA  | = | 6'd20, |
| MVACB  | = | 6'd21, |
| INC    | = | 6'd22, |
| ADDK   | = | 6'd23, |
| ADDR   | = | 6'd24, |
| SUBK   | = | 6'd25, |
| SUBR   | = | 6'd26, |
| MULK   | = | 6'd27, |
| MULR   | = | 6'd28, |
| DIVK   | = | 6'd29, |
| DIVR   | = | 6'd30, |
| SHFR   | = | 6'd31, |
| SFTL   | = | 6'd32, |
| END    | = | 6'd33, |
|        |   |        |

```
IDLE
          = 6'd34,
JMPXX
           = 6'd35,
                6'd36,
BEGIN
LOADR3
                6'd37,
LOADK4
                6'd38,
STORR3
                6'd39,
STORK4 =
                6'd40;
initial begin
     present <= IDLE;</pre>
     next <= IDLE;</pre>
end
always @ (negedge clock)
     present <= next;</pre>
always @(posedge clock)
     begin
           if (present == END)
                 end_process <= 1'd1;</pre>
           else
                end_process <= 1'd0;</pre>
     end
always @ (posedge clock)
     case (present)
           IDLE: begin
```

```
reset <= 6'b111111;
      mem_en <= 4'b0000;
      inc_en <= 5'b00000;
      alu_op <= 3'd0;
      N \leftarrow 0;
      Z <= 0;
      abus_en <= 3'd0;</pre>
      bbus_en <= 3'd0;</pre>
      cbus_en <= 4'd0;
      uI <= 0;
      if (status == 2'b01)
            next <= FETCH1;</pre>
      else
            next <= IDLE;</pre>
      end
BEGIN: begin
      reset <= 6'b000000;
      mem_en <= 4'b0000;
      inc_en <= 5'b00000;
      alu_op <= 3'd0;
      N \leftarrow 0;
      Z <= 0;
      abus_en <= 3'd0;
      bbus_en <= 3'd0;</pre>
      cbus_en <= 4'd0;</pre>
      uI <= 0;
      if (status == 2'b01)
```

```
next <= IDLE;</pre>
      else
            next <= BEGIN;</pre>
      end
FETCH1: begin
      reset <= 6'b000000;
      mem_en <= 4'b1000;
      inc_en <= 5'b00000;
      alu_op <= 3'd0;
      N \leftarrow 0;
      Z <= 0;
      abus_en <= 3'd0;
      bbus_en <= 3'd0;
      cbus_en <= 4'd0;
      uI <= 1;
      next <= FETCH2;</pre>
      end
FETCH2: begin
      reset <= 6'b000000;
      mem_en <= 4'b1000;
      inc_en <= 5'b00001;
      alu_op <= 3'd0;
      N <= 0;
      Z <= 0;
      abus_en <= 3'd0;
      bbus_en <= 3'd0;</pre>
```

```
cbus_en <= 4'd0;</pre>
      uI <= 0;
      next <= uAdr;</pre>
      end
NOP: begin
      reset <= 6'b000000;
      mem_en <= 4'b0000;
      inc_en <= 5'b00000;
      alu_op <= 3'd0;
      N \leftarrow 0;
      Z <= 0;
      abus_en <= 3'd0;
      bbus_en <= 3'd0;
      cbus_en <= 4'd0;
      uI <= 0;
      next <= FETCH1;</pre>
      end
RSET: begin
      reset [4:0]<= instruction[26:22];</pre>
      reset[5] <= 1'b0;
      mem_en <= 4'b0000;
      inc_en <= 5'b00000;
      alu_op <= 3'd0;
      N \leftarrow 0;
      Z \leftarrow 0;
      abus_en <= 3'd0;
```

```
bbus_en <= 3'd0;</pre>
      cbus_en <= 4'd0;</pre>
      uI <= 0;
      next <= FETCH1;</pre>
      end
LOADR1: begin
      reset <= 6'b000000;
      mem_en <= 4'b0010;</pre>
      inc_en <= 5'b00000;
      alu_op <= 3'd0;
      N \leftarrow 0;
      Z <= 0;
      abus_en <= 3'd0;
      bbus_en <= 3'd0;</pre>
      cbus_en <= 4'd0;
      uI <= 1;
      //if (uI == 1)
            next <= LOADR2;</pre>
      end
LOADR2: begin
      reset <= 6'b000000;
      mem_en <= 4'b0010;
      inc_en <= 5'b00000;
      alu_op <= 3'd0;
      N \leftarrow 0;
```

```
Z <= 0;
      abus_en <= 3'd0;</pre>
      bbus_en <= 3'd0;</pre>
      cbus_en <= 4'd0;
      uI <= 1;
      //if (uI == 1)
            next <= LOADR3;</pre>
      end
LOADR3: begin
      reset <= 6'b000000;
      mem_en <= 4'b0010;
      inc_en <= 5'b00000;
      alu_op <= 3'd0;
      N \leftarrow 0;
      Z <= 0;
      abus_en <= 3'd0;
      bbus_en <= 3'd0;
      cbus_en <= 4'd0;
      uI <= 0;
      //if (uI == 0)
            next <= FETCH1 ;</pre>
      end
LOADK1: begin
      reset <= 6'b000000;
```

```
mem_en <= 4'b0000;
      inc_en <= 5'b00000;
      alu_op <= 3'd0;
      N \leftarrow 0;
      Z \leftarrow 0;
      abus_en <= 3'd7;</pre>
      bbus_en <= 3'd0;</pre>
      cbus_en <= 4'd12;
      uI <= 1;
      //if (uI ==1)
            next <= LOADK2;</pre>
      end
LOADK2: begin
      reset <= 6'b000000;
      mem_en <= 4'b0100;
      inc_en <= 5'b00000;
      alu_op <= 3'd0;
      N <= 0;
      Z <= 0;
      abus_en <= 3'd0;
      bbus_en <= 3'd0;</pre>
      cbus_en <= 4'd0;
      uI <= 1;
      //if (uI == 1)
            next <= LOADK3;</pre>
```

```
LOADK3: begin
      reset <= 6'b000000;
      mem_en <= 4'b0100;
      inc_en <= 5'b00000;
      alu_op <= 3'd0;
      N \leftarrow 0;
      Z <= 0;
      abus_en <= 3'd0;
      bbus_en <= 3'd0;</pre>
      cbus_en <= 4'd0;</pre>
      uI <= 1;
      //if (uI == 1)
            next <= LOADK4;</pre>
      end
LOADK4: begin
      reset <= 6'b000000;
      mem_en <= 4'b0100;
      inc_en <= 5'b00000;
      alu_op <= 3'd0;
      N \leftarrow 0;
      Z <= 0;
      abus_en <= 3'd0;
      bbus_en <= 3'd0;</pre>
      cbus_en <= 4'd0;</pre>
```

```
uI <= 0;
      //if (uI == 0)
      next <= FETCH1;</pre>
      end
STORR1: begin
      reset <= 6'b000000;
      mem_en <= 4'b0001;
      inc_en <= 5'b00000;
      alu_op <= 3'd0;
      N \leftarrow 0;
      Z \leftarrow 0;
      abus_en <= 3'd0;
      bbus_en <= 3'd0;</pre>
      cbus_en <= 4'd0;
      uI <= 1;
      //if (uI == 1)
            next <= STORR2;</pre>
      end
STORR2: begin
      reset <= 6'b000000;
      mem_en <= 4'b0001;
      inc_en <= 5'b00000;
      alu_op <= 3'd0;
      N \leftarrow 0;
```

```
Z <= 0;
      abus_en <= 3'd0;</pre>
     bbus_en <= 3'd0;</pre>
     cbus_en <= 4'd0;
      uI <= 1;
     //if (uI == 1)
           next <= STORR3;</pre>
      end
STORR3: begin
      reset <= 6'b000000;
     mem_en <= 4'b0001;
      inc_en <= 5'b00000;
     alu_op <= 3'd0;
     N <= 0;
      Z <= 0;
     abus_en <= 3'd0;
     bbus_en <= 3'd0;
      cbus_en <= 4'd0;
      uI <= 0;
     //if (uI == 0)
           next <= FETCH1;</pre>
      end
STORK1: begin
      reset <= 6'b000000;
```

```
mem_en <= 4'b0000;
      inc_en <= 5'b00000;
      alu_op <= 3'd0;
      N \leftarrow 0;
      Z \leftarrow 0;
      abus_en <= 3'd7;</pre>
      bbus_en <= 3'd0;</pre>
      cbus_en <= 4'd12;
      uI <= 1;
      //if (uI == 1)
            next <= STORK2;</pre>
      end
STORK2:
            begin
      reset <= 6'b000000;
      mem_en <= 4'b0001;
      inc_en <= 5'b00000;
      alu_op <= 3'd0;
      N <= 0;
      Z <= 0;
      abus_en <= 3'd0;
      bbus_en <= 3'd0;</pre>
      cbus_en <= 4'd0;
      uI <= 1;
      //if (uI == 1)
            next <= STORK3;</pre>
```

```
begin
STORK3:
      reset <= 6'b000000;
      mem_en <= 4'b0001;
      inc_en <= 5'b00000;
      alu_op <= 3'd0;
      N \leftarrow 0;
      Z <= 0;
      abus_en <= 3'd0;</pre>
      bbus_en <= 3'd0;</pre>
      cbus_en <= 4'd0;</pre>
      uI <= 1;
      //if (uI == 1)
            next <= STORK4;</pre>
      end
STORK4: begin
      reset <= 6'b000000;
      mem_en <= 4'b0001;
      inc_en <= 5'b00000;
      alu_op <= 3'd0;
      N \leftarrow 0;
      Z <= 0;
      abus_en <= 3'd0;
      bbus_en <= 3'd0;</pre>
      cbus_en <= 4'd0;</pre>
```

```
uI <= 0;
      //if (uI == 0)
            next <= FETCH1;</pre>
      end
MVARS: begin
      reset <= 6'b000000;
      mem_en <= 4'b0000;
      inc_en <= 5'b00000;
      alu_op <= 3'd0;
      N \leftarrow 0;
      Z \leftarrow 0;
      abus_en <= 3'd1;</pre>
      bbus_en <= 3'd0;</pre>
      cbus_en <= 4'd12;
      uI <= 0;
      //if (uI == 0)
             next <= FETCH1;</pre>
      end
MVARD: begin
      reset <= 6'b000000;
      mem_en <= 4'b0000;
      inc_en <= 5'b00000;
      alu_op <= 3'd0;
      N \leftarrow 0;
```

```
Z <= 0;
      abus_en <= 3'd2;</pre>
     bbus_en <= 3'd0;</pre>
     cbus_en <= 4'd12;
      uI <= 0;
     //if (uI == 0)
            next <= FETCH1;</pre>
      end
JUMP: begin
      reset <= 6'b000000;
      mem_en <= 4'b0000;
      inc_en <= 5'b00000;
     alu_op <= 3'd0;
     N <= 0;
      Z <= 0;
     abus_en <= 3'd7;</pre>
     bbus_en <= 3'd0;
      cbus_en <= 4'd14;
      uI <= 0;
     //if (uI == 0)
           next <= FETCH1;</pre>
      end
JMPX: begin
      reset <= 6'b000000;
```

```
mem_en <= 4'b0000;
      inc_en <= 5'b00000;
      alu_op <= 3'd3;
      N <= instruction[18];</pre>
      Z <= instruction[17];</pre>
      abus_en <= instruction[25:23];</pre>
      bbus_en <= instruction[21:19];</pre>
      cbus_en <= 4'd0;</pre>
      uI <= 1;
      //if (uI == 1)
            next <= JMPXX;</pre>
      end
JMPXX: begin
      reset <= 6'b000000;
      mem_en <= 4'b0000;
      inc_en <= 5'b00000;
      alu_op <= 3'd3;
      N <= instruction[18];</pre>
      Z <= instruction[17];</pre>
      abus_en <= instruction[25:23];</pre>
      bbus_en <= instruction[21:19];</pre>
      cbus_en <= 4'd0;
      uI <= 1;
      if ((uI == 1) && (N == 1) && (n == 1))
            next <= JUMP;</pre>
```

```
else if ((uI ==1) \&\& (Z == 1) \&\& (z == 1))
            next <= JUMP;</pre>
      else
            next <= FETCH1;</pre>
      end
MVACO: begin
      reset <= 6'b000000;
      mem_en <= 4'b0000;
      inc_en <= 5'b00000;
      alu_op <= 3'd0;
      N <= 0;
      Z <= 0;
      abus_en <= 3'd3;</pre>
      bbus_en <= 3'd0;</pre>
      cbus_en <= instruction[26:23];</pre>
      uI <= 0;
      //if (uI == 0)
            next <= FETCH1;</pre>
      end
MVACA: begin
      reset <= 6'b000000;
      mem_en <= 4'b0000;
      inc_en <= 5'b00000;
```

```
alu_op <= 3'd0;
      N \leftarrow 0;
      Z <= 0;
      abus_en <= instruction[25:23];</pre>
      bbus_en <= 3'd0;</pre>
      cbus_en <= 4'd11;
      uI <= 0;
      //if (uI == 0)
            next <= FETCH1;</pre>
      end
MVACB: begin
      reset <= 6'b000000;
      mem_en <= 4'b0000;
      inc_en <= 5'b00000;
      alu_op <= 3'd1;
      N \leftarrow 0;
      Z <= 0;
      abus_en <= 3'd0;</pre>
      bbus_en <= instruction[25:23];</pre>
      cbus_en <= 4'd11;
      uI <= 0;
      //if (uI == 0)
            next <= FETCH1;</pre>
      end
```

```
INC: begin
      reset <= 6'b000000;
      mem_en <= 4'b0000;
      inc_en[4:1] <= instruction[26:23];</pre>
      inc_en[0]<=1'b0;
      alu_op <= 3'd0;
      N <= 0;
      Z \leftarrow 0;
      abus_en <= 3'd0;
      bbus_en <= 3'd0;
      cbus_en <= 4'd0;</pre>
      uI <= 0;
      //if (uI == 0)
            next <= FETCH1;</pre>
      end
ADDK: begin
      reset <= 6'b000000;
      mem_en <= 4'b0000;
      inc_en <= 5'b00000;
      alu_op <= 3'd2;
      N \leftarrow 0;
      Z \leftarrow 0;
      abus_en <= instruction[25:23];</pre>
      bbus_en <= 3'd7;
      cbus_en <= instruction[26:23];</pre>
      uI <= 0;
```

```
//if (uI == 0)
            next <= FETCH1;</pre>
      end
ADDR: begin
      reset <= 6'b000000;
      mem_en <= 4'b0000;
      inc_en <= 5'b00000;
      alu_op <= 3'd2;
      N <= 0;
      Z <= 0;
      abus_en <= instruction[25:23];</pre>
      bbus_en <= instruction[21:19];</pre>
      cbus_en <= instruction[26:23];</pre>
      uI <= 0;
      //if (uI == 0)
            next <= FETCH1;</pre>
      end
SUBK: begin
      reset <= 6'b000000;
      mem_en <= 4'b0000;
      inc_en <= 5'b00000;
      alu_op <= 3'd3;
      N \leftarrow 0;
      Z \leftarrow 0;
```

```
abus_en <= instruction[25:23];</pre>
      bbus_en <= 3'd7;</pre>
      cbus_en <= instruction[26:23];</pre>
      uI <= 0;
      if (uI == 0)
            next <= FETCH1;</pre>
      end
SUBR: begin
      reset <= 6'b000000;
      mem_en <= 4'b0000;
      inc_en <= 5'b00000;
      alu_op <= 3'd3;
      N \leftarrow 0;
      Z <= 0;
      abus_en <= instruction[25:23];</pre>
      bbus_en <= instruction[21:19];</pre>
      cbus_en <= instruction[26:23];</pre>
      uI <= 0;
      if (uI == 0)
            next <= FETCH1;</pre>
      end
MULK: begin
      reset <= 6'b000000;
      mem_en <= 4'b0000;
```

```
inc_en <= 5'b00000;
      alu_op <= 3'd4;
      N \leftarrow 0;
      Z \leftarrow 0;
      abus_en <= instruction[25:23];</pre>
      bbus_en <= 3'd7;
      cbus_en <= instruction[26:23];</pre>
      uI <= 0;
      if (uI == 0)
             next <= FETCH1;</pre>
      end
MULR: begin
      reset <= 6'b000000;
      mem_en <= 4'b0000;
      inc_en <= 5'b00000;
      alu_op <= 3'd4;
      N \leftarrow 0;
      Z \leftarrow 0;
      abus_en <= instruction[25:23];</pre>
      bbus_en <= instruction[21:19];</pre>
      cbus_en <= instruction[26:23];</pre>
      uI <= 0;
      if (uI == 0)
             next <= FETCH1;</pre>
      end
```

```
DIVK: begin
      reset <= 6'b000000;
      mem_en <= 4'b0000;
      inc_en <= 5'b00000;
      alu_op <= 3'd5;
      N <= 0;
      Z <= 0;
      abus_en <= instruction[25:23];</pre>
      bbus_en <= 3'd7;
      cbus_en <= instruction[26:23];</pre>
      uI <= 0;
      if (uI == 0)
            next <= FETCH1;</pre>
      end
DIVR: begin
      reset <= 6'b000000;
      mem_en <= 4'b0000;
      inc_en <= 5'b00000;
      alu_op <= 3'd5;
      N <= 0;
      Z \leftarrow 0;
      abus_en <= instruction[25:23];</pre>
      bbus_en <= instruction[21:19];</pre>
      cbus_en <= instruction[26:23];</pre>
      uI <= 0;
```

```
if (uI == 0)
            next <= FETCH1;</pre>
      end
SHFR: begin
      reset <= 6'b000000;
      mem_en <= 4'b0000;
      inc_en <= 5'b00000;
      alu_op <= 3'd6;</pre>
      N \leftarrow 0;
      Z <= 0;
      abus_en <= 3'd3;</pre>
      bbus_en <= 3'd0;
      cbus_en <= 4'd11;
      uI <= 0;
      if (uI == 0)
            next <= FETCH1;</pre>
      end
SFTL: begin
      reset <= 6'b000000;
      mem_en <= 4'b0000;
      inc_en <= 5'b00000;
      alu_op <= 3'd7;
      N \leftarrow 0;
      Z \leftarrow 0;
```

```
abus_en <= 3'd3;</pre>
      bbus_en <= 3'd0;</pre>
      cbus_en <= 4'd11;
      uI <= 0;
      if (uI == 0)
            next <= FETCH1;</pre>
      end
END: begin
      reset <= 6'b111111;
      mem_en <= 4'b0000;
      inc_en <= 5'b00000;
      alu_op <= 3'd0;
      N \leftarrow 0;
      Z <= 0;
      abus_en <= 3'd0;
      bbus_en <= 3'd0;</pre>
      cbus_en <= 4'd0;
      uI <= 0;
      next <= END;</pre>
      end
default: begin
      reset <= 6'b000000;
      mem_en <= 4'b0000;
      inc_en <= 5'b00000;
      alu_op <= 3'd0;
```

```
N <= 0;
Z <= 0;
abus_en <= 3'd0;
bbus_en <= 3'd0;
cbus_en <= 4'd0;
uI <= 0;
next <= IDLE;
end</pre>
```

endcase

endmodule

### 9.16 Appendix 15 : Verilog code for Top Processor

```
module top processor(input wire clock,
                                            input wire data_from_pc,
                                            input wire start_process,
                                            input wire start transmit,
                                            input wire rx,rd clr,
                                            //output wire rd_rx,
                                            //output wire tx, tx_busy,
                                            output [17:0] mar_ac_disp,
                                            //output endImagereceived,
                                            //output endProcess,
                                            //output wire data_to_pc,
                                            //output wire g1, g2, g3,
                                            //output wire s00, s01,
s02, s03,
                                            output clk,
                                            output [7:0] pc_disp);
     // For processor
     wire [19:0] cm out;
```

```
wire [7:0] dm_processor;
wire [31:0] im_out;
wire [1:0] status;
wire dm_r, dm_wr, cm_r, im_r;
```

```
wire [7:0] ac_out;
     wire [9:0] pc_out;
    wire [17:0] c;
    wire [2:0] mar cm;
    wire [19:0] mar dm;
     wire end_process;
     wire slow_clk;
    wire e;
     assign clk = clock;
     assign mar_ac_disp = c;
     assign pc_disp= pc_out;
     assign endProcess = end_process;
     // Main Controller
    the communication module to change the state
     reg begin_process, begin_transmit; // should be assigned
     assign endImagereceived = end_receive ;
     // Memory DRAM
     wire [7:0] data in com;
                                            // data to the com
module to be transmitted
                                                      // data to
    wire [7:0] dm in;
the dram
    wire [7:0] dm out;
```

```
// Muxes
     wire [19:0] tx dm;
                                                      // address from
transmitter module to write
     wire [19:0] dm addr;
                                                      // data memory
address ( from processor or from tx addr)
     wire [19:0] rx dm;
     // Tx and Rx
     wire [7:0] dm_transmitter;
     wire tx_en;
     wire tx_clk_en, rx_clk_en;
     //wire tx, tx_busy;
     wire [7:0] tx_data;
                                                      // data from
     wire [7:0] data_out_rx;
receiver module
     wire en_com;
                                                           // to
enable the communication
     //assign end_trasnmit = ~tx_busy;
     reg [9:0] process_switch_buffer = 10'd1001; // waits 1023
clock cycles until the begin process is being passed to main
controller
     reg [9:0] transmit switch buffer = 10'd0; // waits 1023
clock cycles until the transmit begin is being passed to main
controller
     always @(posedge clock)
```

```
begin
            if (start_process )
            begin
                  if (process switch buffer == 10'd1023 )
                  begin
                        process_switch_buffer <= process_switch_buffer ;</pre>
                        begin_process <=1;</pre>
                  end
                  else
                  begin
                        process_switch_buffer <= process_switch_buffer +</pre>
10'd1;
                        begin_process <=0;</pre>
                  end
            end
            else
            begin
                  process_switch_buffer <= 10'd1001;</pre>
                  begin_process <= 0;</pre>
            end
      end
      always @(posedge clock)
      begin
            if (start transmit )
            begin
                  if (transmit_switch_buffer == 10'd1023 )
```

```
begin
                        transmit_switch_buffer <= transmit_switch_buffer</pre>
;
                        begin_transmit <=1;</pre>
                  end
                  else
                  begin
                        transmit_switch_buffer <= transmit_switch_buffer</pre>
+ 10'd1;
                        begin_transmit <=0;</pre>
                  end
            end
            else
            begin
                  transmit_switch_buffer <= 10'd0;</pre>
                  begin_transmit <= 0;</pre>
            end
      end
/*
                                    .clock(slow_clk),
                        cram1(
      cram
                                                 .cm_r(cm_r),
                                                 .cm_addr(mar_cm),
                                                 .cm_out(cm_out));
*/
                        cram1(.address(mar_cm),
      C ram
                                           .clock(clock),
                                           .rden(cm_r),
```

```
.q(cm_out));
iram
                iram1(
                            .clock(clock),
                                       .im r(im r),
                                       .addr(pc out),
                                       .instr_out(im_out));
                     .clock(clock),
Processor cpu (
                                       .cm_out(cm_out),
                                       .dm_out(dm_processor),
                                       .im_out(im_out),
                                       .status(status),
                                       .dm_r(dm_r),
                                       .im_r(im_r),
                                       .cm_r(cm_r),
                                       .dm_wr(dm_wr),
                                       .dm_in(ac_out),
                                       .pc_out(pc_out),
                                       .mar_dm(mar_dm),
                                       .mar_cm(mar_cm),
                                       .end_process(end_process),
                                       .c(c));
dram d_ram(
                .address(mar_dm),
                            .clock(clock),
                            .data(ac_out),
                            .wren(dm_wr),
                            .rden(dm_r),
```

```
.q(dm_processor));
     main_control mc1(
                                 .clock(clock),
                                            .en_com(en_com),
                                            .end_receive(end_receive),
                                            .end_process(end_process),
     .end_transmit(end_transmit),
     .begin_process(begin_process),
     .begin_transmit(begin_transmit),
                                             .status(status),
                                            .g1(g1), .g2(g2), .g3(g3),
                                            .s0(s00), .s1(s01),
.s2(s02), .s3(s03));
     slowclock clk1 (.inclk(clock),
                                       .outclk(slow_clk),
                                       .switch_clock(status));
```

endmodule

#### 9.17 Appendix 16: Verilog code for DRAM

```
module dram (
     address,
     clock,
     data,
     rden,
     wren,
     q);
     input[18:0] address;
     input clock;
     input[7:0] data;
     input rden;
     input
             wren;
     output
                [7:0] q;
`ifndef ALTERA RESERVED QIS
// synopsys translate_off
`endif
     tri1
             clock;
     tri1
             rden;
`ifndef ALTERA RESERVED QIS
// synopsys translate_on
endif
     wire [7:0] sub_wire0;
     wire [7:0] q = sub_wire0[7:0];
     altsyncram altsyncram_component (
                      .address a (address),
                      .clock0 (clock),
                      .data_a (data),
                      .rden a (rden),
                      .wren_a (wren),
                      .q_a (sub_wire0),
                      .aclr0 (1'b0),
                      .aclr1 (1'b0),
                      .address b (1'b1),
                      .addressstall a (1'b0),
                      .addressstall b (1'b0),
                      .byteena a (1'b1),
                      .byteena b (1'b1),
                      .clock1 (1'b1),
                      .clocken0 (1'b1),
                      .clocken1 (1'b1),
                      .clocken2 (1'b1),
```

```
.clocken3 (1'b1),
                      .data_b (1'b1),
                      .eccstatus (),
                      .q b (),
                      .rden b (1'b1),
                      .wren b (1'b0);
     defparam
           altsyncram component.clock enable input a = "BYPASS",
           altsyncram component.clock enable output a = "BYPASS",
           altsyncram_component.init_file = "Data_Mem.mif",
           altsyncram component.intended device family = "Cyclone IV
Ε",
           altsyncram component.lpm hint =
"ENABLE_RUNTIME_MOD=YES, INSTANCE_NAME=1",
           altsyncram component.lpm type = "altsyncram",
           altsyncram component.numwords a = 270000,
           altsyncram_component.operation_mode = "SINGLE PORT",
           altsyncram component.outdata_aclr_a = "NONE",
           altsyncram component.outdata_reg_a = "UNREGISTERED",
           altsyncram component.power up uninitialized = "FALSE",
           altsyncram component.read during write mode port a =
"NEW DATA NO NBE READ",
           altsyncram_component.widthad_a = 19,
           altsyncram component.width a = 8,
           altsyncram component.width byteena a = 1;
```

endmodule

#### 9.18 Appendix 17: Verilog code for IRAM

```
module iram(
      input clock, im r,
          input [9:0] addr,
          output wire [31:0] instr out);
  reg [31:0] memory [128:0];
  reg [31:0] current_instruction;
  initial begin
    $readmemb("Inst_mem.mem", memory);
 memory[1]
     = 32'b001110000000000000000000000000011;
 memory[2]
     memory[4]
     memory[5]
     memory[6]
     memory[7]
      memory[8]
     memory[9]
      memory[10]
      memory[11]
      memory[12]
      memory[13]
      memory[14]
      memory[15]
      memory[16]
```

```
memory[17]
    memory[18]
    memory[19]
    memory[20]
    memory[21]
    memory[22]
    memory[23]
    = 32'b11000110001010100000000000100001;
memory[24]
    memory[25]
    memory[26]
    memory[27]
    = 32'b11000111001100100000000000011101;
memory[28]
    memory[29]
    memory[30]
    memory[31]
    memory[32]
    memory[33]
    memory[34]
    memory[35]
    memory[36]
    memory[37]
    memory[38]
    memory[39]
    = 32'b00111000000000000000000000000000000011;
memory[40]
    memory[41]
    = 32'b110000000000000000000000000101010;
memory[42]
    memory[43]
    memory[44]
```

```
memory[45]
    memory[46]
    memory[47]
    memory[48]
    memory[49]
    memory[50]
    memory[51]
    memory[52]
    memory[53]
    memory[54]
    memory[55]
    = 32'b11000110001010100000000000111100;
memory[56]
    memory[57]
    memory[58]
    memory[59]
    = 32'b110000000000000000000000000101010;
memory[60]
    memory[61]
    memory[62]
    memory[63]
    memory[64]
    = 32'b0011100000000000000000000000000011;
memory[65]
    memory[66]
    memory[67]
    memory[68]
    memory[69]
    = 32'b11000000000000000000000000001000110;
memory[70]
    memory[71]
    memory[72]
```

```
memory[73]
           memory[74]
           memory[75]
           = 32'b11000100101010100000000001010110;
  memory[76]
           memory[77]
           = 32'b11000100101010100000000001010110;
  memory[78]
           = 32'b1100011100110010000000001010000;
  memory[79]
           = 32'b1100000000000000000000000001000101;
  memory[80]
           memory[81]
           memory[82]
           memory[83]
           = 32'b11000100101010100000000001010110;
  memory[84]
           memory[85]
           = 32'b11000000000000000000000000001000110;
  memory[86]
           */
   end
   always @(posedge clock) begin
   if (im r==1)
       current_instruction <= memory[addr];</pre>
   else
       current instruction <= current instruction;</pre>
   end
   assign instr_out = current_instruction;
endmodule
```

## 9.19 Appendix 18: Verilog code for CRAM

```
module cram( input clock, cm r,
                       input [2:0] cm_addr,
                       output reg [19:0] cm out);
     reg [19:0] memory [7:0];
     initial begin
           //$readmemb("Const_Mem.mem", memory)
           /*
           memory[3] = 20'd0; // first address of source image
           memory[4] = 20'd10000; // first address of destination image
           memory[5] = 20'd8259; // last address of source image
           memory[6] = 20'd118; // width of the source image
           */
     end
     always @(posedge clock)
           begin
                 if (cm r == 1)
                      cm_out <= memory[cm_addr];</pre>
           end
endmodule
```

# 10. References

- Lecture notes of Dr. Jayathu Samarawickrama
   Lecture notes of Dr. Ajitha Pasquel